xref: /rk3399_rockchip-uboot/include/configs/imx31_phycore.h (revision 2a792753d6a1fe8f2310928ebd5534e4d87a8030)
1 /*
2  * (C) Copyright 2004
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Kshitij Gupta <kshitij@ti.com>
6  *
7  * Configuration settings for the phyCORE-i.MX31 board.
8  *
9  * SPDX-License-Identifier:	GPL-2.0+
10  */
11 
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14 
15 #include <asm/arch/imx-regs.h>
16 
17 /* High Level Configuration Options */
18 #define CONFIG_MX31			/* This is a mx31 */
19 #define CONFIG_MX31_CLK32	32000
20 
21 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
22 #define CONFIG_SETUP_MEMORY_TAGS
23 #define CONFIG_INITRD_TAG
24 
25 /*
26  * Size of malloc() pool
27  */
28 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 512 * 1024)
29 
30 /*
31  * Hardware drivers
32  */
33 
34 #define CONFIG_SYS_I2C
35 #define CONFIG_SYS_I2C_MXC
36 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
37 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
38 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
39 #define CONFIG_SYS_I2C_CLK_OFFSET	I2C2_CLK_OFFSET
40 
41 #define CONFIG_MXC_UART
42 #define CONFIG_MXC_UART_BASE		UART1_BASE
43 
44 /* allow to overwrite serial and ethaddr */
45 #define CONFIG_ENV_OVERWRITE
46 #define CONFIG_CONS_INDEX	1
47 
48 /***********************************************************
49  * Command definition
50  ***********************************************************/
51 #define CONFIG_CMD_EEPROM
52 
53 
54 #define MTDPARTS_DEFAULT	"mtdparts=physmap-flash.0:128k(uboot)ro," \
55 					"1536k(kernel),-(root)"
56 
57 #define CONFIG_NETMASK		255.255.255.0
58 #define CONFIG_IPADDR		192.168.23.168
59 #define CONFIG_SERVERIP		192.168.23.2
60 
61 #define	CONFIG_EXTRA_ENV_SETTINGS					\
62 	"bootargs_base=setenv bootargs console=ttySMX0,115200\0"	\
63 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
64 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
65 	"bootargs_flash=setenv bootargs $(bootargs) "			\
66 		"root=/dev/mtdblock2 rootfstype=jffs2\0"		\
67 	"bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0"	\
68 	"bootcmd=run bootcmd_net\0"					\
69 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;"	\
70 		"tftpboot 0x80000000 $(uimage);bootm\0"			\
71 	"bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;"	\
72 		"bootm 0x80000000\0"					\
73 	"unlock=yes\0"							\
74 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
75 	"prg_uboot=tftpboot 0x80000000 $(uboot);"			\
76 		"protect off 0xa0000000 +0x20000;"			\
77 		"erase 0xa0000000 +0x20000;"				\
78 		"cp.b 0x80000000 0xa0000000 $(filesize)\0"		\
79 	"prg_kernel=tftpboot 0x80000000 $(uimage);"			\
80 		"erase 0xa0040000 +0x180000;"				\
81 		"cp.b 0x80000000 0xa0040000 $(filesize)\0"		\
82 	"prg_jffs2=tftpboot 0x80000000 $(jffs2);"			\
83 		"erase 0xa01c0000 0xa1ffffff;"				\
84 		"cp.b 0x80000000 0xa01c0000 $(filesize)\0"		\
85 	"videomode=video=ctfb:x:240,y:320,depth:16,mode:0,"		\
86 		"pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1,"		\
87 		"sync:1241513985,vmode:0\0"
88 
89 #define CONFIG_SMC911X
90 #define CONFIG_SMC911X_BASE	0xa8000000
91 #define CONFIG_SMC911X_32_BIT
92 
93 /*
94  * Miscellaneous configurable options
95  */
96 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
97 /* Console I/O Buffer Size */
98 #define CONFIG_SYS_CBSIZE		256
99 /* Print Buffer Size */
100 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
101 					 sizeof(CONFIG_SYS_PROMPT) + 16)
102 /* max number of command args */
103 #define CONFIG_SYS_MAXARGS		16
104 /* Boot Argument Buffer Size */
105 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
106 
107 #define CONFIG_SYS_MEMTEST_START	0  /* memtest works on */
108 #define CONFIG_SYS_MEMTEST_END		0x10000
109 
110 #define CONFIG_SYS_LOAD_ADDR		0 /* default load address */
111 
112 #define CONFIG_CMDLINE_EDITING
113 
114 /*
115  * Physical Memory Map
116  */
117 #define CONFIG_NR_DRAM_BANKS		1
118 #define PHYS_SDRAM_1			0x80000000
119 #define PHYS_SDRAM_1_SIZE		(128 * 1024 * 1024)
120 #define CONFIG_SYS_TEXT_BASE		0xA0000000
121 
122 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
123 #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
124 #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
125 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
126 						GENERATED_GBL_DATA_SIZE)
127 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
128 						CONFIG_SYS_GBL_DATA_OFFSET)
129 
130 /*
131  * FLASH and environment organization
132  */
133 #define CONFIG_SYS_FLASH_BASE		0xa0000000
134 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max # of memory banks */
135 #define CONFIG_SYS_MAX_FLASH_SECT	259	/* max # of sectors/chip */
136 /* Monitor at beginning of flash */
137 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
138 
139 #define CONFIG_ENV_IS_IN_EEPROM
140 #define CONFIG_ENV_OFFSET			0x00	/* env. starts here */
141 #define CONFIG_ENV_SIZE				4096
142 #define CONFIG_SYS_I2C_EEPROM_ADDR		0x52
143 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 5 bits = 32 octets */
144 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* 10 ms delay */
145 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2	/* byte addr. lenght */
146 
147 /*
148  * CFI FLASH driver setup
149  */
150 #define CONFIG_SYS_FLASH_CFI		/* Flash memory is CFI compliant */
151 #define CONFIG_FLASH_CFI_DRIVER		/* Use drivers/mtd/cfi_flash.c */
152 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
153 #define CONFIG_SYS_FLASH_PROTECTION	/* Use hardware sector protection */
154 
155 /*
156  * Timeout for Flash Erase and Flash Write
157  * timeout values are in ticks
158  */
159 #define CONFIG_SYS_FLASH_ERASE_TOUT	(100*CONFIG_SYS_HZ)
160 #define CONFIG_SYS_FLASH_WRITE_TOUT	(100*CONFIG_SYS_HZ)
161 
162 /*
163  * JFFS2 partitions
164  */
165 #undef CONFIG_CMD_MTDPARTS
166 #define CONFIG_JFFS2_DEV	"nor0"
167 
168 /* EET platform additions */
169 #ifdef CONFIG_TARGET_IMX31_PHYCORE_EET
170 #define CONFIG_MXC_GPIO
171 
172 #define CONFIG_HARD_SPI
173 #define CONFIG_MXC_SPI
174 
175 #define CONFIG_S6E63D6
176 
177 #define CONFIG_VIDEO_MX3
178 #define CONFIG_VIDEO_LOGO
179 #define CONFIG_SPLASH_SCREEN
180 #define CONFIG_CMD_BMP
181 #define CONFIG_BMP_16BPP
182 #endif
183 
184 #endif /* __CONFIG_H */
185