xref: /rk3399_rockchip-uboot/include/configs/imx31_phycore.h (revision 736fead8fdbf8a8407048bebc373cd551d01ec98)
15ad86216SSascha Hauer /*
25ad86216SSascha Hauer  * (C) Copyright 2004
35ad86216SSascha Hauer  * Texas Instruments.
45ad86216SSascha Hauer  * Richard Woodruff <r-woodruff2@ti.com>
55ad86216SSascha Hauer  * Kshitij Gupta <kshitij@ti.com>
65ad86216SSascha Hauer  *
77064122cSMagnus Lilja  * Configuration settings for the phyCORE-i.MX31 board.
85ad86216SSascha Hauer  *
95ad86216SSascha Hauer  * See file CREDITS for list of people who contributed to this
105ad86216SSascha Hauer  * project.
115ad86216SSascha Hauer  *
125ad86216SSascha Hauer  * This program is free software; you can redistribute it and/or
135ad86216SSascha Hauer  * modify it under the terms of the GNU General Public License as
145ad86216SSascha Hauer  * published by the Free Software Foundation; either version 2 of
155ad86216SSascha Hauer  * the License, or (at your option) any later version.
165ad86216SSascha Hauer  *
175ad86216SSascha Hauer  * This program is distributed in the hope that it will be useful,
185ad86216SSascha Hauer  * but WITHOUT ANY WARRANTY; without even the implied warranty of
195ad86216SSascha Hauer  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
205ad86216SSascha Hauer  * GNU General Public License for more details.
215ad86216SSascha Hauer  *
225ad86216SSascha Hauer  * You should have received a copy of the GNU General Public License
235ad86216SSascha Hauer  * along with this program; if not, write to the Free Software
245ad86216SSascha Hauer  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
255ad86216SSascha Hauer  * MA 02111-1307 USA
265ad86216SSascha Hauer  */
275ad86216SSascha Hauer 
285ad86216SSascha Hauer #ifndef __CONFIG_H
295ad86216SSascha Hauer #define __CONFIG_H
305ad86216SSascha Hauer 
315ad86216SSascha Hauer  /* High Level Configuration Options */
325ad86216SSascha Hauer #define CONFIG_ARM1136		1    /* This is an arm1136 CPU core */
335ad86216SSascha Hauer #define CONFIG_MX31		1    /* in a mx31 */
345ad86216SSascha Hauer #define CONFIG_MX31_HCLK_FREQ	26000000
355ad86216SSascha Hauer #define CONFIG_MX31_CLK32	32000
365ad86216SSascha Hauer 
375ad86216SSascha Hauer #define CONFIG_DISPLAY_CPUINFO
385ad86216SSascha Hauer #define CONFIG_DISPLAY_BOARDINFO
395ad86216SSascha Hauer 
405ad86216SSascha Hauer /* Temporarily disabled */
415ad86216SSascha Hauer #if 0
425ad86216SSascha Hauer #define CONFIG_OF_LIBFDT		1
435ad86216SSascha Hauer #define CONFIG_FIT			1
445ad86216SSascha Hauer #define CONFIG_FIT_VERBOSE		1
455ad86216SSascha Hauer #endif
465ad86216SSascha Hauer 
475ad86216SSascha Hauer #define CONFIG_CMDLINE_TAG		1    /* enable passing of ATAGs */
485ad86216SSascha Hauer #define CONFIG_SETUP_MEMORY_TAGS	1
495ad86216SSascha Hauer #define CONFIG_INITRD_TAG		1
505ad86216SSascha Hauer 
515ad86216SSascha Hauer /*
525ad86216SSascha Hauer  * Size of malloc() pool
535ad86216SSascha Hauer  */
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 128 * 1024)
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128  /* size in bytes reserved for initial data */
565ad86216SSascha Hauer 
575ad86216SSascha Hauer /*
585ad86216SSascha Hauer  * Hardware drivers
595ad86216SSascha Hauer  */
605ad86216SSascha Hauer 
615ad86216SSascha Hauer #define CONFIG_HARD_I2C		1
625ad86216SSascha Hauer #define CONFIG_I2C_MXC		1
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_MX31_PORT2	1
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		100000
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0xfe
665ad86216SSascha Hauer 
6747d19da4SIlya Yanok #define CONFIG_MXC_UART	1
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MX31_UART1		1
695ad86216SSascha Hauer 
705ad86216SSascha Hauer /* allow to overwrite serial and ethaddr */
715ad86216SSascha Hauer #define CONFIG_ENV_OVERWRITE
725ad86216SSascha Hauer #define CONFIG_CONS_INDEX	1
735ad86216SSascha Hauer #define CONFIG_BAUDRATE		115200
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{9600, 19200, 38400, 57600, 115200}
755ad86216SSascha Hauer 
765ad86216SSascha Hauer /***********************************************************
775ad86216SSascha Hauer  * Command definition
785ad86216SSascha Hauer  ***********************************************************/
795ad86216SSascha Hauer 
805ad86216SSascha Hauer #include <config_cmd_default.h>
815ad86216SSascha Hauer 
825ad86216SSascha Hauer #define CONFIG_CMD_PING
835ad86216SSascha Hauer #define CONFIG_CMD_EEPROM
845ad86216SSascha Hauer #define CONFIG_CMD_I2C
855ad86216SSascha Hauer 
865ad86216SSascha Hauer #define CONFIG_BOOTDELAY	3
875ad86216SSascha Hauer 
885ad86216SSascha Hauer #define MTDPARTS_DEFAULT	"mtdparts=physmap-flash.0:128k(uboot)ro,1536k(kernel),-(root)"
895ad86216SSascha Hauer 
905ad86216SSascha Hauer #define CONFIG_NETMASK		255.255.255.0
915ad86216SSascha Hauer #define CONFIG_IPADDR		192.168.23.168
925ad86216SSascha Hauer #define CONFIG_SERVERIP		192.168.23.2
935ad86216SSascha Hauer 
945ad86216SSascha Hauer #define	CONFIG_EXTRA_ENV_SETTINGS											\
955ad86216SSascha Hauer 	"bootargs_base=setenv bootargs console=ttySMX0,115200\0"							\
965ad86216SSascha Hauer 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
975ad86216SSascha Hauer 	"bootargs_flash=setenv bootargs $(bootargs) root=/dev/mtdblock2 rootfstype=jffs2"				\
985ad86216SSascha Hauer 	"bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)"								\
995ad86216SSascha Hauer 	"bootcmd=run bootcmd_net\0"											\
1005ad86216SSascha Hauer 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; tftpboot 0x80000000 $(uimage); bootm\0"		\
1015ad86216SSascha Hauer 	"bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash; bootm 0x80000000\0"				\
1025ad86216SSascha Hauer 	"unlock=yes\0"													\
1035ad86216SSascha Hauer 	"mtdparts=" MTDPARTS_DEFAULT "\0"										\
1045ad86216SSascha Hauer 	"prg_uboot=tftpboot 0x80000000 $(uboot); protect off 0xa0000000 +0x20000; erase 0xa0000000 +0x20000; cp.b 0x80000000 0xa0000000 $(filesize)\0" \
1055ad86216SSascha Hauer 	"prg_kernel=tftpboot 0x80000000 $(uimage); erase 0xa0040000 +0x180000; cp.b 0x80000000 0xa0040000 $(filesize)\0"	\
1065ad86216SSascha Hauer 	"prg_jffs2=tftpboot 0x80000000 $(jffs2); erase 0xa01c0000 0xa1ffffff; cp.b 0x80000000 0xa01c0000 $(filesize)\0"
1075ad86216SSascha Hauer 
1085ad86216SSascha Hauer 
109*736fead8SBen Warren #define CONFIG_NET_MULTI
110*736fead8SBen Warren #define CONFIG_SMC911X		1
111*736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xa8000000
112*736fead8SBen Warren #define CONFIG_SMC911X_32_BIT	1
1135ad86216SSascha Hauer 
1145ad86216SSascha Hauer /*
1155ad86216SSascha Hauer  * Miscellaneous configurable options
1165ad86216SSascha Hauer  */
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"uboot> "
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256  /* Console I/O Buffer Size */
1205ad86216SSascha Hauer /* Print Buffer Size */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16          /* max number of command args */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
1245ad86216SSascha Hauer 
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0  /* memtest works on */
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x10000
1275ad86216SSascha Hauer 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0 /* default load address */
1295ad86216SSascha Hauer 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
1315ad86216SSascha Hauer 
1325ad86216SSascha Hauer #define CONFIG_CMDLINE_EDITING	1
1335ad86216SSascha Hauer 
1345ad86216SSascha Hauer /*-----------------------------------------------------------------------
1355ad86216SSascha Hauer  * Stack sizes
1365ad86216SSascha Hauer  *
1375ad86216SSascha Hauer  * The stack sizes are set up in start.S using the settings below
1385ad86216SSascha Hauer  */
1395ad86216SSascha Hauer #define CONFIG_STACKSIZE	(128 * 1024) /* regular stack */
1405ad86216SSascha Hauer 
1415ad86216SSascha Hauer /*-----------------------------------------------------------------------
1425ad86216SSascha Hauer  * Physical Memory Map
1435ad86216SSascha Hauer  */
1445ad86216SSascha Hauer #define CONFIG_NR_DRAM_BANKS	1
1455ad86216SSascha Hauer #define PHYS_SDRAM_1		0x80000000
1465ad86216SSascha Hauer #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1475ad86216SSascha Hauer 
1485ad86216SSascha Hauer /*-----------------------------------------------------------------------
1495ad86216SSascha Hauer  * FLASH and environment organization
1505ad86216SSascha Hauer  */
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xa0000000
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1           /* max number of memory banks */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	259	     /* max number of sectors on one chip */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
1555ad86216SSascha Hauer 
156bb1f8b4fSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_ENV_IS_IN_EEPROM		1
1570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET			0x00	/* environment starts here     */
1580e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE			4096
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x52
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 5 bits = 32 octets          */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* between stop and start      */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2	/* length of byte address      */
1635ad86216SSascha Hauer 
1645ad86216SSascha Hauer /*-----------------------------------------------------------------------
1655ad86216SSascha Hauer  * CFI FLASH driver setup
1665ad86216SSascha Hauer  */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		1	/* Flash memory is CFI compliant */
16800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	1	/* Use drivers/cfi_flash.c */
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* Use buffered writes (~10x faster) */
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use hardware sector protection */
1715ad86216SSascha Hauer 
1725ad86216SSascha Hauer /* timeout values are in ticks */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	(100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	(100*CONFIG_SYS_HZ) /* Timeout for Flash Write */
1755ad86216SSascha Hauer 
1765ad86216SSascha Hauer /*
1775ad86216SSascha Hauer  * JFFS2 partitions
1785ad86216SSascha Hauer  */
17968d7d651SStefan Roese #undef CONFIG_CMD_MTDPARTS
1805ad86216SSascha Hauer #define CONFIG_JFFS2_DEV	"nor0"
1815ad86216SSascha Hauer 
182a2bb7105SGuennadi Liakhovetski /* EET platform additions */
183a2bb7105SGuennadi Liakhovetski #ifdef CONFIG_IMX31_PHYCORE_EET
184a2bb7105SGuennadi Liakhovetski #define BOARD_LATE_INIT
185a2bb7105SGuennadi Liakhovetski 
186a2bb7105SGuennadi Liakhovetski #define CONFIG_MX31_GPIO			1
187a2bb7105SGuennadi Liakhovetski 
188a2bb7105SGuennadi Liakhovetski #define CONFIG_HARD_SPI				1
189a2bb7105SGuennadi Liakhovetski #define CONFIG_MXC_SPI				1
190a2bb7105SGuennadi Liakhovetski #define CONFIG_CMD_SPI
191a2bb7105SGuennadi Liakhovetski 
192a2bb7105SGuennadi Liakhovetski #define CONFIG_S6E63D6				1
193a2bb7105SGuennadi Liakhovetski 
194a2bb7105SGuennadi Liakhovetski #define CONFIG_LCD				1
195a2bb7105SGuennadi Liakhovetski #define CONFIG_VIDEO_MX3			1
196a2bb7105SGuennadi Liakhovetski #define CONFIG_SYS_WHITE_ON_BLACK		1
197a2bb7105SGuennadi Liakhovetski #define LCD_BPP					LCD_COLOR8
198a2bb7105SGuennadi Liakhovetski #define	CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE	1
199a2bb7105SGuennadi Liakhovetski #define CONFIG_SYS_CONSOLE_IS_IN_ENV		1
200a2bb7105SGuennadi Liakhovetski 
201a2bb7105SGuennadi Liakhovetski #define	CONFIG_SPLASH_SCREEN			1
202a2bb7105SGuennadi Liakhovetski #define CONFIG_CMD_BMP				1
203a2bb7105SGuennadi Liakhovetski #endif
204a2bb7105SGuennadi Liakhovetski 
2055ad86216SSascha Hauer #endif /* __CONFIG_H */
206