xref: /rk3399_rockchip-uboot/include/configs/imx31_phycore.h (revision 62a22dca32b988cce5d1908e8ac9fadb139bb3e8)
15ad86216SSascha Hauer /*
25ad86216SSascha Hauer  * (C) Copyright 2004
35ad86216SSascha Hauer  * Texas Instruments.
45ad86216SSascha Hauer  * Richard Woodruff <r-woodruff2@ti.com>
55ad86216SSascha Hauer  * Kshitij Gupta <kshitij@ti.com>
65ad86216SSascha Hauer  *
77064122cSMagnus Lilja  * Configuration settings for the phyCORE-i.MX31 board.
85ad86216SSascha Hauer  *
95ad86216SSascha Hauer  * See file CREDITS for list of people who contributed to this
105ad86216SSascha Hauer  * project.
115ad86216SSascha Hauer  *
125ad86216SSascha Hauer  * This program is free software; you can redistribute it and/or
135ad86216SSascha Hauer  * modify it under the terms of the GNU General Public License as
145ad86216SSascha Hauer  * published by the Free Software Foundation; either version 2 of
155ad86216SSascha Hauer  * the License, or (at your option) any later version.
165ad86216SSascha Hauer  *
175ad86216SSascha Hauer  * This program is distributed in the hope that it will be useful,
185ad86216SSascha Hauer  * but WITHOUT ANY WARRANTY; without even the implied warranty of
195ad86216SSascha Hauer  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
205ad86216SSascha Hauer  * GNU General Public License for more details.
215ad86216SSascha Hauer  *
225ad86216SSascha Hauer  * You should have received a copy of the GNU General Public License
235ad86216SSascha Hauer  * along with this program; if not, write to the Free Software
245ad86216SSascha Hauer  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
255ad86216SSascha Hauer  * MA 02111-1307 USA
265ad86216SSascha Hauer  */
275ad86216SSascha Hauer 
285ad86216SSascha Hauer #ifndef __CONFIG_H
295ad86216SSascha Hauer #define __CONFIG_H
305ad86216SSascha Hauer 
31953ee4d0SFabio Estevam #include <asm/arch/imx-regs.h>
32953ee4d0SFabio Estevam 
335ad86216SSascha Hauer  /* High Level Configuration Options */
345ad86216SSascha Hauer #define CONFIG_ARM1136		1    /* This is an arm1136 CPU core */
355ad86216SSascha Hauer #define CONFIG_MX31		1    /* in a mx31 */
365ad86216SSascha Hauer #define CONFIG_MX31_HCLK_FREQ	26000000
375ad86216SSascha Hauer #define CONFIG_MX31_CLK32	32000
385ad86216SSascha Hauer 
395ad86216SSascha Hauer #define CONFIG_DISPLAY_CPUINFO
405ad86216SSascha Hauer #define CONFIG_DISPLAY_BOARDINFO
415ad86216SSascha Hauer 
425ad86216SSascha Hauer /* Temporarily disabled */
435ad86216SSascha Hauer #if 0
445ad86216SSascha Hauer #define CONFIG_OF_LIBFDT		1
455ad86216SSascha Hauer #define CONFIG_FIT			1
465ad86216SSascha Hauer #define CONFIG_FIT_VERBOSE		1
475ad86216SSascha Hauer #endif
485ad86216SSascha Hauer 
495ad86216SSascha Hauer #define CONFIG_CMDLINE_TAG		1    /* enable passing of ATAGs */
505ad86216SSascha Hauer #define CONFIG_SETUP_MEMORY_TAGS	1
515ad86216SSascha Hauer #define CONFIG_INITRD_TAG		1
525ad86216SSascha Hauer 
535ad86216SSascha Hauer /*
545ad86216SSascha Hauer  * Size of malloc() pool
555ad86216SSascha Hauer  */
56*62a22dcaSHelmut Raiger #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 512 * 1024)
575ad86216SSascha Hauer 
585ad86216SSascha Hauer /*
595ad86216SSascha Hauer  * Hardware drivers
605ad86216SSascha Hauer  */
615ad86216SSascha Hauer 
625ad86216SSascha Hauer #define CONFIG_HARD_I2C		1
635ad86216SSascha Hauer #define CONFIG_I2C_MXC		1
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_MX31_PORT2	1
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		100000
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0xfe
675ad86216SSascha Hauer 
6847d19da4SIlya Yanok #define CONFIG_MXC_UART	1
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MX31_UART1		1
705ad86216SSascha Hauer 
715ad86216SSascha Hauer /* allow to overwrite serial and ethaddr */
725ad86216SSascha Hauer #define CONFIG_ENV_OVERWRITE
735ad86216SSascha Hauer #define CONFIG_CONS_INDEX	1
745ad86216SSascha Hauer #define CONFIG_BAUDRATE		115200
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{9600, 19200, 38400, 57600, 115200}
765ad86216SSascha Hauer 
775ad86216SSascha Hauer /***********************************************************
785ad86216SSascha Hauer  * Command definition
795ad86216SSascha Hauer  ***********************************************************/
805ad86216SSascha Hauer 
815ad86216SSascha Hauer #include <config_cmd_default.h>
825ad86216SSascha Hauer 
835ad86216SSascha Hauer #define CONFIG_CMD_PING
845ad86216SSascha Hauer #define CONFIG_CMD_EEPROM
855ad86216SSascha Hauer #define CONFIG_CMD_I2C
865ad86216SSascha Hauer 
875ad86216SSascha Hauer #define CONFIG_BOOTDELAY	3
885ad86216SSascha Hauer 
895ad86216SSascha Hauer #define MTDPARTS_DEFAULT	"mtdparts=physmap-flash.0:128k(uboot)ro,1536k(kernel),-(root)"
905ad86216SSascha Hauer 
915ad86216SSascha Hauer #define CONFIG_NETMASK		255.255.255.0
925ad86216SSascha Hauer #define CONFIG_IPADDR		192.168.23.168
935ad86216SSascha Hauer #define CONFIG_SERVERIP		192.168.23.2
945ad86216SSascha Hauer 
955ad86216SSascha Hauer #define	CONFIG_EXTRA_ENV_SETTINGS											\
965ad86216SSascha Hauer 	"bootargs_base=setenv bootargs console=ttySMX0,115200\0"							\
975ad86216SSascha Hauer 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
985ad86216SSascha Hauer 	"bootargs_flash=setenv bootargs $(bootargs) root=/dev/mtdblock2 rootfstype=jffs2"				\
995ad86216SSascha Hauer 	"bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)"								\
1005ad86216SSascha Hauer 	"bootcmd=run bootcmd_net\0"											\
1015ad86216SSascha Hauer 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; tftpboot 0x80000000 $(uimage); bootm\0"		\
1025ad86216SSascha Hauer 	"bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash; bootm 0x80000000\0"				\
1035ad86216SSascha Hauer 	"unlock=yes\0"													\
1045ad86216SSascha Hauer 	"mtdparts=" MTDPARTS_DEFAULT "\0"										\
1055ad86216SSascha Hauer 	"prg_uboot=tftpboot 0x80000000 $(uboot); protect off 0xa0000000 +0x20000; erase 0xa0000000 +0x20000; cp.b 0x80000000 0xa0000000 $(filesize)\0" \
1065ad86216SSascha Hauer 	"prg_kernel=tftpboot 0x80000000 $(uimage); erase 0xa0040000 +0x180000; cp.b 0x80000000 0xa0040000 $(filesize)\0"	\
107*62a22dcaSHelmut Raiger 	"prg_jffs2=tftpboot 0x80000000 $(jffs2); erase 0xa01c0000 0xa1ffffff; cp.b 0x80000000 0xa01c0000 $(filesize)\0"	\
108*62a22dcaSHelmut Raiger 	"videomode=video=ctfb:x:240,y:320,depth:16,mode:0,pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1,sync:1241513985,vmode:0\0"
1095ad86216SSascha Hauer 
1105ad86216SSascha Hauer 
111736fead8SBen Warren #define CONFIG_SMC911X		1
112736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xa8000000
113736fead8SBen Warren #define CONFIG_SMC911X_32_BIT	1
1145ad86216SSascha Hauer 
1155ad86216SSascha Hauer /*
1165ad86216SSascha Hauer  * Miscellaneous configurable options
1175ad86216SSascha Hauer  */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"uboot> "
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256  /* Console I/O Buffer Size */
1215ad86216SSascha Hauer /* Print Buffer Size */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16          /* max number of command args */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
1255ad86216SSascha Hauer 
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0  /* memtest works on */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x10000
1285ad86216SSascha Hauer 
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0 /* default load address */
1305ad86216SSascha Hauer 
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
1325ad86216SSascha Hauer 
1335ad86216SSascha Hauer #define CONFIG_CMDLINE_EDITING	1
1345ad86216SSascha Hauer 
1355ad86216SSascha Hauer /*-----------------------------------------------------------------------
1365ad86216SSascha Hauer  * Stack sizes
1375ad86216SSascha Hauer  *
1385ad86216SSascha Hauer  * The stack sizes are set up in start.S using the settings below
1395ad86216SSascha Hauer  */
1405ad86216SSascha Hauer #define CONFIG_STACKSIZE	(128 * 1024) /* regular stack */
1415ad86216SSascha Hauer 
1425ad86216SSascha Hauer /*-----------------------------------------------------------------------
1435ad86216SSascha Hauer  * Physical Memory Map
1445ad86216SSascha Hauer  */
1455ad86216SSascha Hauer #define CONFIG_NR_DRAM_BANKS	1
1465ad86216SSascha Hauer #define PHYS_SDRAM_1		0x80000000
1475ad86216SSascha Hauer #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
148953ee4d0SFabio Estevam #define CONFIG_BOARD_EARLY_INIT_F
149953ee4d0SFabio Estevam #define CONFIG_SYS_TEXT_BASE		0xA0000000
150953ee4d0SFabio Estevam 
151953ee4d0SFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
152953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
153953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
154953ee4d0SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
155953ee4d0SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
156953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
157953ee4d0SFabio Estevam 						CONFIG_SYS_GBL_DATA_OFFSET)
1585ad86216SSascha Hauer 
1595ad86216SSascha Hauer /*-----------------------------------------------------------------------
1605ad86216SSascha Hauer  * FLASH and environment organization
1615ad86216SSascha Hauer  */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xa0000000
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1           /* max number of memory banks */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	259	     /* max number of sectors on one chip */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
1665ad86216SSascha Hauer 
167bb1f8b4fSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_ENV_IS_IN_EEPROM		1
1680e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET			0x00	/* environment starts here     */
1690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE			4096
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x52
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 5 bits = 32 octets          */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* between stop and start      */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2	/* length of byte address      */
1745ad86216SSascha Hauer 
1755ad86216SSascha Hauer /*-----------------------------------------------------------------------
1765ad86216SSascha Hauer  * CFI FLASH driver setup
1775ad86216SSascha Hauer  */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		1	/* Flash memory is CFI compliant */
17900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	1	/* Use drivers/cfi_flash.c */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* Use buffered writes (~10x faster) */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use hardware sector protection */
1825ad86216SSascha Hauer 
1835ad86216SSascha Hauer /* timeout values are in ticks */
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	(100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	(100*CONFIG_SYS_HZ) /* Timeout for Flash Write */
1865ad86216SSascha Hauer 
1875ad86216SSascha Hauer /*
1885ad86216SSascha Hauer  * JFFS2 partitions
1895ad86216SSascha Hauer  */
19068d7d651SStefan Roese #undef CONFIG_CMD_MTDPARTS
1915ad86216SSascha Hauer #define CONFIG_JFFS2_DEV	"nor0"
1925ad86216SSascha Hauer 
193a2bb7105SGuennadi Liakhovetski /* EET platform additions */
194a2bb7105SGuennadi Liakhovetski #ifdef CONFIG_IMX31_PHYCORE_EET
195a2bb7105SGuennadi Liakhovetski #define BOARD_LATE_INIT
196a2bb7105SGuennadi Liakhovetski 
197c4ea1424SStefano Babic #define CONFIG_MXC_GPIO
198a2bb7105SGuennadi Liakhovetski 
199a2bb7105SGuennadi Liakhovetski #define CONFIG_HARD_SPI				1
200a2bb7105SGuennadi Liakhovetski #define CONFIG_MXC_SPI				1
201a2bb7105SGuennadi Liakhovetski #define CONFIG_CMD_SPI
202a2bb7105SGuennadi Liakhovetski 
203a2bb7105SGuennadi Liakhovetski #define CONFIG_S6E63D6				1
204a2bb7105SGuennadi Liakhovetski 
205*62a22dcaSHelmut Raiger #define CONFIG_VIDEO
206*62a22dcaSHelmut Raiger #define CONFIG_CFB_CONSOLE
207*62a22dcaSHelmut Raiger #define CONFIG_VIDEO_MX3
208*62a22dcaSHelmut Raiger #define CONFIG_VIDEO_LOGO
209*62a22dcaSHelmut Raiger #define CONFIG_VIDEO_SW_CURSOR
210*62a22dcaSHelmut Raiger #define CONFIG_VGA_AS_SINGLE_DEVICE
211*62a22dcaSHelmut Raiger #define CONFIG_SYS_CONSOLE_IS_IN_ENV
212*62a22dcaSHelmut Raiger #define CONFIG_SPLASH_SCREEN
213*62a22dcaSHelmut Raiger #define CONFIG_CMD_BMP
214*62a22dcaSHelmut Raiger #define CONFIG_BMP_16BPP
215a2bb7105SGuennadi Liakhovetski #endif
216a2bb7105SGuennadi Liakhovetski 
2175ad86216SSascha Hauer #endif /* __CONFIG_H */
218