xref: /rk3399_rockchip-uboot/include/configs/imx31_phycore.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
15ad86216SSascha Hauer /*
25ad86216SSascha Hauer  * (C) Copyright 2004
35ad86216SSascha Hauer  * Texas Instruments.
45ad86216SSascha Hauer  * Richard Woodruff <r-woodruff2@ti.com>
55ad86216SSascha Hauer  * Kshitij Gupta <kshitij@ti.com>
65ad86216SSascha Hauer  *
77064122cSMagnus Lilja  * Configuration settings for the phyCORE-i.MX31 board.
85ad86216SSascha Hauer  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
105ad86216SSascha Hauer  */
115ad86216SSascha Hauer 
125ad86216SSascha Hauer #ifndef __CONFIG_H
135ad86216SSascha Hauer #define __CONFIG_H
145ad86216SSascha Hauer 
15953ee4d0SFabio Estevam #include <asm/arch/imx-regs.h>
16953ee4d0SFabio Estevam 
175ad86216SSascha Hauer /* High Level Configuration Options */
183fd968e9SMasahiro Yamada #define CONFIG_MX31			/* This is a mx31 */
195ad86216SSascha Hauer #define CONFIG_MX31_CLK32	32000
205ad86216SSascha Hauer 
216ac1c903SAnatolij Gustschin #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
226ac1c903SAnatolij Gustschin #define CONFIG_SETUP_MEMORY_TAGS
236ac1c903SAnatolij Gustschin #define CONFIG_INITRD_TAG
245ad86216SSascha Hauer 
255ad86216SSascha Hauer /*
265ad86216SSascha Hauer  * Size of malloc() pool
275ad86216SSascha Hauer  */
2862a22dcaSHelmut Raiger #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 512 * 1024)
295ad86216SSascha Hauer 
305ad86216SSascha Hauer /*
315ad86216SSascha Hauer  * Hardware drivers
325ad86216SSascha Hauer  */
335ad86216SSascha Hauer 
34b089d039Strem #define CONFIG_SYS_I2C
35b089d039Strem #define CONFIG_SYS_I2C_MXC
3603544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
3703544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
38f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
39de6f604dSTroy Kisky #define CONFIG_SYS_I2C_CLK_OFFSET	I2C2_CLK_OFFSET
405ad86216SSascha Hauer 
416ac1c903SAnatolij Gustschin #define CONFIG_MXC_UART
4240f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE		UART1_BASE
435ad86216SSascha Hauer 
445ad86216SSascha Hauer /* allow to overwrite serial and ethaddr */
455ad86216SSascha Hauer #define CONFIG_ENV_OVERWRITE
465ad86216SSascha Hauer #define CONFIG_CONS_INDEX	1
475ad86216SSascha Hauer 
485ad86216SSascha Hauer /***********************************************************
495ad86216SSascha Hauer  * Command definition
505ad86216SSascha Hauer  ***********************************************************/
515ad86216SSascha Hauer 
525ad86216SSascha Hauer 
536ac1c903SAnatolij Gustschin #define MTDPARTS_DEFAULT	"mtdparts=physmap-flash.0:128k(uboot)ro," \
546ac1c903SAnatolij Gustschin 					"1536k(kernel),-(root)"
555ad86216SSascha Hauer 
565ad86216SSascha Hauer #define CONFIG_NETMASK		255.255.255.0
575ad86216SSascha Hauer #define CONFIG_IPADDR		192.168.23.168
585ad86216SSascha Hauer #define CONFIG_SERVERIP		192.168.23.2
595ad86216SSascha Hauer 
605ad86216SSascha Hauer #define	CONFIG_EXTRA_ENV_SETTINGS					\
615ad86216SSascha Hauer 	"bootargs_base=setenv bootargs console=ttySMX0,115200\0"	\
626ac1c903SAnatolij Gustschin 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
636ac1c903SAnatolij Gustschin 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
646ac1c903SAnatolij Gustschin 	"bootargs_flash=setenv bootargs $(bootargs) "			\
656ac1c903SAnatolij Gustschin 		"root=/dev/mtdblock2 rootfstype=jffs2\0"		\
666ac1c903SAnatolij Gustschin 	"bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0"	\
675ad86216SSascha Hauer 	"bootcmd=run bootcmd_net\0"					\
686ac1c903SAnatolij Gustschin 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;"	\
696ac1c903SAnatolij Gustschin 		"tftpboot 0x80000000 $(uimage);bootm\0"			\
706ac1c903SAnatolij Gustschin 	"bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;"	\
716ac1c903SAnatolij Gustschin 		"bootm 0x80000000\0"					\
725ad86216SSascha Hauer 	"unlock=yes\0"							\
735ad86216SSascha Hauer 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
746ac1c903SAnatolij Gustschin 	"prg_uboot=tftpboot 0x80000000 $(uboot);"			\
756ac1c903SAnatolij Gustschin 		"protect off 0xa0000000 +0x20000;"			\
766ac1c903SAnatolij Gustschin 		"erase 0xa0000000 +0x20000;"				\
776ac1c903SAnatolij Gustschin 		"cp.b 0x80000000 0xa0000000 $(filesize)\0"		\
786ac1c903SAnatolij Gustschin 	"prg_kernel=tftpboot 0x80000000 $(uimage);"			\
796ac1c903SAnatolij Gustschin 		"erase 0xa0040000 +0x180000;"				\
806ac1c903SAnatolij Gustschin 		"cp.b 0x80000000 0xa0040000 $(filesize)\0"		\
816ac1c903SAnatolij Gustschin 	"prg_jffs2=tftpboot 0x80000000 $(jffs2);"			\
826ac1c903SAnatolij Gustschin 		"erase 0xa01c0000 0xa1ffffff;"				\
836ac1c903SAnatolij Gustschin 		"cp.b 0x80000000 0xa01c0000 $(filesize)\0"		\
846ac1c903SAnatolij Gustschin 	"videomode=video=ctfb:x:240,y:320,depth:16,mode:0,"		\
856ac1c903SAnatolij Gustschin 		"pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1,"		\
866ac1c903SAnatolij Gustschin 		"sync:1241513985,vmode:0\0"
875ad86216SSascha Hauer 
886ac1c903SAnatolij Gustschin #define CONFIG_SMC911X
89736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xa8000000
906ac1c903SAnatolij Gustschin #define CONFIG_SMC911X_32_BIT
915ad86216SSascha Hauer 
925ad86216SSascha Hauer /*
935ad86216SSascha Hauer  * Miscellaneous configurable options
945ad86216SSascha Hauer  */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
965ad86216SSascha Hauer 
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0  /* memtest works on */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x10000
995ad86216SSascha Hauer 
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0 /* default load address */
1015ad86216SSascha Hauer 
1026ac1c903SAnatolij Gustschin #define CONFIG_CMDLINE_EDITING
1035ad86216SSascha Hauer 
1046ac1c903SAnatolij Gustschin /*
1055ad86216SSascha Hauer  * Physical Memory Map
1065ad86216SSascha Hauer  */
1075ad86216SSascha Hauer #define CONFIG_NR_DRAM_BANKS		1
1085ad86216SSascha Hauer #define PHYS_SDRAM_1			0x80000000
1095ad86216SSascha Hauer #define PHYS_SDRAM_1_SIZE		(128 * 1024 * 1024)
110953ee4d0SFabio Estevam #define CONFIG_SYS_TEXT_BASE		0xA0000000
111953ee4d0SFabio Estevam 
112953ee4d0SFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
113953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
114953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
115953ee4d0SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
116953ee4d0SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
117953ee4d0SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
118953ee4d0SFabio Estevam 						CONFIG_SYS_GBL_DATA_OFFSET)
1195ad86216SSascha Hauer 
1206ac1c903SAnatolij Gustschin /*
1215ad86216SSascha Hauer  * FLASH and environment organization
1225ad86216SSascha Hauer  */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xa0000000
1246ac1c903SAnatolij Gustschin #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max # of memory banks */
1256ac1c903SAnatolij Gustschin #define CONFIG_SYS_MAX_FLASH_SECT	259	/* max # of sectors/chip */
1266ac1c903SAnatolij Gustschin /* Monitor at beginning of flash */
1276ac1c903SAnatolij Gustschin #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
1285ad86216SSascha Hauer 
1296ac1c903SAnatolij Gustschin #define CONFIG_ENV_OFFSET			0x00	/* env. starts here */
1300e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE				4096
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x52
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 5 bits = 32 octets */
1336ac1c903SAnatolij Gustschin #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10	/* 10 ms delay */
1346ac1c903SAnatolij Gustschin #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2	/* byte addr. lenght */
1355ad86216SSascha Hauer 
1366ac1c903SAnatolij Gustschin /*
1375ad86216SSascha Hauer  * CFI FLASH driver setup
1385ad86216SSascha Hauer  */
1396ac1c903SAnatolij Gustschin #define CONFIG_SYS_FLASH_CFI		/* Flash memory is CFI compliant */
1406ac1c903SAnatolij Gustschin #define CONFIG_FLASH_CFI_DRIVER		/* Use drivers/mtd/cfi_flash.c */
1416ac1c903SAnatolij Gustschin #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
1426ac1c903SAnatolij Gustschin #define CONFIG_SYS_FLASH_PROTECTION	/* Use hardware sector protection */
1435ad86216SSascha Hauer 
1446ac1c903SAnatolij Gustschin /*
1456ac1c903SAnatolij Gustschin  * Timeout for Flash Erase and Flash Write
1466ac1c903SAnatolij Gustschin  * timeout values are in ticks
1476ac1c903SAnatolij Gustschin  */
1486ac1c903SAnatolij Gustschin #define CONFIG_SYS_FLASH_ERASE_TOUT	(100*CONFIG_SYS_HZ)
1496ac1c903SAnatolij Gustschin #define CONFIG_SYS_FLASH_WRITE_TOUT	(100*CONFIG_SYS_HZ)
1505ad86216SSascha Hauer 
1515ad86216SSascha Hauer /*
1525ad86216SSascha Hauer  * JFFS2 partitions
1535ad86216SSascha Hauer  */
1545ad86216SSascha Hauer #define CONFIG_JFFS2_DEV	"nor0"
1555ad86216SSascha Hauer 
156a2bb7105SGuennadi Liakhovetski /* EET platform additions */
157*f428268aSTom Rini #ifdef CONFIG_TARGET_IMX31_PHYCORE_EET
158c4ea1424SStefano Babic #define CONFIG_MXC_GPIO
159a2bb7105SGuennadi Liakhovetski 
1606ac1c903SAnatolij Gustschin #define CONFIG_HARD_SPI
1616ac1c903SAnatolij Gustschin #define CONFIG_MXC_SPI
162a2bb7105SGuennadi Liakhovetski 
1636ac1c903SAnatolij Gustschin #define CONFIG_S6E63D6
164a2bb7105SGuennadi Liakhovetski 
16562a22dcaSHelmut Raiger #define CONFIG_VIDEO_MX3
16662a22dcaSHelmut Raiger #define CONFIG_VIDEO_LOGO
16762a22dcaSHelmut Raiger #define CONFIG_SPLASH_SCREEN
16862a22dcaSHelmut Raiger #define CONFIG_BMP_16BPP
169a2bb7105SGuennadi Liakhovetski #endif
170a2bb7105SGuennadi Liakhovetski 
1715ad86216SSascha Hauer #endif /* __CONFIG_H */
172