xref: /rk3399_rockchip-uboot/include/configs/ids8313.h (revision d835e91d56c15d24b1880ef16837e4919fb76bcf)
1eaf8c986SHeiko Schocher /*
2eaf8c986SHeiko Schocher  * (C) Copyright 2013
3eaf8c986SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4eaf8c986SHeiko Schocher  *
5eaf8c986SHeiko Schocher  * Based on:
6eaf8c986SHeiko Schocher  * Copyright (c) 2011 IDS GmbH, Germany
7eaf8c986SHeiko Schocher  * Sergej Stepanov <ste@ids.de>
8eaf8c986SHeiko Schocher  *
9eaf8c986SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
10eaf8c986SHeiko Schocher  */
11eaf8c986SHeiko Schocher 
12eaf8c986SHeiko Schocher #ifndef __CONFIG_H
13eaf8c986SHeiko Schocher #define __CONFIG_H
14eaf8c986SHeiko Schocher 
15eaf8c986SHeiko Schocher /*
16eaf8c986SHeiko Schocher  * High Level Configuration Options
17eaf8c986SHeiko Schocher  */
18eaf8c986SHeiko Schocher #define CONFIG_MPC831x
19eaf8c986SHeiko Schocher #define CONFIG_MPC8313
20eaf8c986SHeiko Schocher #define CONFIG_IDS8313
21eaf8c986SHeiko Schocher 
22eaf8c986SHeiko Schocher #define CONFIG_FSL_ELBC
23eaf8c986SHeiko Schocher 
24eaf8c986SHeiko Schocher #define CONFIG_MISC_INIT_R
25eaf8c986SHeiko Schocher 
26eaf8c986SHeiko Schocher #define CONFIG_AUTOBOOT_KEYED
27eaf8c986SHeiko Schocher #define CONFIG_AUTOBOOT_PROMPT	\
28eaf8c986SHeiko Schocher 	"\nEnter password - autoboot in %d seconds...\n", CONFIG_BOOTDELAY
29eaf8c986SHeiko Schocher #define CONFIG_AUTOBOOT_DELAY_STR	"ids"
30eaf8c986SHeiko Schocher #define CONFIG_BOOT_RETRY_TIME		900
31eaf8c986SHeiko Schocher #define CONFIG_BOOT_RETRY_MIN		30
32eaf8c986SHeiko Schocher #define CONFIG_BOOTDELAY		1
33eaf8c986SHeiko Schocher #define CONFIG_RESET_TO_RETRY
34eaf8c986SHeiko Schocher 
35eaf8c986SHeiko Schocher #define CONFIG_83XX_CLKIN		66000000	/* in Hz */
36eaf8c986SHeiko Schocher #define CONFIG_SYS_CLK_FREQ		CONFIG_83XX_CLKIN
37eaf8c986SHeiko Schocher 
38eaf8c986SHeiko Schocher #define CONFIG_SYS_IMMR		0xF0000000
39eaf8c986SHeiko Schocher 
40eaf8c986SHeiko Schocher #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
41eaf8c986SHeiko Schocher #define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
42eaf8c986SHeiko Schocher 
43eaf8c986SHeiko Schocher /*
44eaf8c986SHeiko Schocher  * Hardware Reset Configuration Word
45eaf8c986SHeiko Schocher  * if CLKIN is 66.000MHz, then
46eaf8c986SHeiko Schocher  * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz
47eaf8c986SHeiko Schocher  */
48eaf8c986SHeiko Schocher #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\
49eaf8c986SHeiko Schocher 			     HRCWL_DDR_TO_SCB_CLK_2X1 |\
50eaf8c986SHeiko Schocher 			     HRCWL_CSB_TO_CLKIN_2X1 |\
51eaf8c986SHeiko Schocher 			     HRCWL_CORE_TO_CSB_2X1)
52eaf8c986SHeiko Schocher 
53eaf8c986SHeiko Schocher #define CONFIG_SYS_HRCW_HIGH	(HRCWH_PCI_HOST |\
54eaf8c986SHeiko Schocher 				 HRCWH_CORE_ENABLE |\
55eaf8c986SHeiko Schocher 				 HRCWH_FROM_0XFFF00100 |\
56eaf8c986SHeiko Schocher 				 HRCWH_BOOTSEQ_DISABLE |\
57eaf8c986SHeiko Schocher 				 HRCWH_SW_WATCHDOG_DISABLE |\
58eaf8c986SHeiko Schocher 				 HRCWH_ROM_LOC_LOCAL_8BIT |\
59eaf8c986SHeiko Schocher 				 HRCWH_RL_EXT_LEGACY |\
60eaf8c986SHeiko Schocher 				 HRCWH_TSEC1M_IN_MII |\
61eaf8c986SHeiko Schocher 				 HRCWH_TSEC2M_IN_MII |\
62eaf8c986SHeiko Schocher 				 HRCWH_BIG_ENDIAN)
63eaf8c986SHeiko Schocher 
64eaf8c986SHeiko Schocher #define CONFIG_SYS_SICRH	0x00000000
65eaf8c986SHeiko Schocher #define CONFIG_SYS_SICRL	(SICRL_LBC | SICRL_SPI_D)
66eaf8c986SHeiko Schocher 
67eaf8c986SHeiko Schocher #define CONFIG_HWCONFIG
68eaf8c986SHeiko Schocher 
69eaf8c986SHeiko Schocher #define CONFIG_SYS_HID0_INIT	0x000000000
70eaf8c986SHeiko Schocher #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK |\
71eaf8c986SHeiko Schocher 				 HID0_ENABLE_INSTRUCTION_CACHE |\
72eaf8c986SHeiko Schocher 				 HID0_DISABLE_DYNAMIC_POWER_MANAGMENT)
73eaf8c986SHeiko Schocher 
74eaf8c986SHeiko Schocher #define CONFIG_SYS_HID2	(HID2_HBE | 0x00020000)
75eaf8c986SHeiko Schocher 
76eaf8c986SHeiko Schocher /*
77eaf8c986SHeiko Schocher  * Definitions for initial stack pointer and data area (in DCACHE )
78eaf8c986SHeiko Schocher  */
79eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_LOCK
80eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000
81eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_SIZE	0x1000  /* End of used area in DPRAM */
82eaf8c986SHeiko Schocher #define CONFIG_SYS_GBL_DATA_SIZE	0x100
83eaf8c986SHeiko Schocher #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
84eaf8c986SHeiko Schocher 					 - CONFIG_SYS_GBL_DATA_SIZE)
85eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
86eaf8c986SHeiko Schocher 
87eaf8c986SHeiko Schocher /*
88eaf8c986SHeiko Schocher  * Local Bus LCRR and LBCR regs
89eaf8c986SHeiko Schocher  */
90eaf8c986SHeiko Schocher #define CONFIG_SYS_LCRR_EADC		LCRR_EADC_1
91eaf8c986SHeiko Schocher #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
92eaf8c986SHeiko Schocher #define CONFIG_SYS_LBC_LBCR		(0x00040000 |\
93eaf8c986SHeiko Schocher 					 (0xFF << LBCR_BMT_SHIFT) |\
94eaf8c986SHeiko Schocher 					 0xF)
95eaf8c986SHeiko Schocher 
96eaf8c986SHeiko Schocher #define CONFIG_SYS_LBC_MRTPR		0x20000000
97eaf8c986SHeiko Schocher 
98eaf8c986SHeiko Schocher /*
99eaf8c986SHeiko Schocher  * Internal Definitions
100eaf8c986SHeiko Schocher  */
101eaf8c986SHeiko Schocher /*
102eaf8c986SHeiko Schocher  * DDR Setup
103eaf8c986SHeiko Schocher  */
104eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_BASE		0x00000000
105eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
106eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
107eaf8c986SHeiko Schocher 
108eaf8c986SHeiko Schocher /*
109eaf8c986SHeiko Schocher  * Manually set up DDR parameters,
110eaf8c986SHeiko Schocher  * as this board has not the SPD connected to I2C.
111eaf8c986SHeiko Schocher  */
112eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_SIZE		256		/* MB */
113eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CONFIG		(CSCONFIG_EN |\
114eaf8c986SHeiko Schocher 					 0x00010000 |\
115eaf8c986SHeiko Schocher 					 CSCONFIG_ROW_BIT_13 |\
116eaf8c986SHeiko Schocher 					 CSCONFIG_COL_BIT_10)
117eaf8c986SHeiko Schocher 
118eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CONFIG_256	(CONFIG_SYS_DDR_CONFIG | \
119eaf8c986SHeiko Schocher 					 CSCONFIG_BANK_BIT_3)
120eaf8c986SHeiko Schocher 
121eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_3	(1 << 16)	/* ext refrec */
122eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_0	((3 << TIMING_CFG0_RWT_SHIFT) |\
123eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_WRT_SHIFT) |\
124eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_RRT_SHIFT) |\
125eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_WWT_SHIFT) |\
126eaf8c986SHeiko Schocher 				(6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
127eaf8c986SHeiko Schocher 				(2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
128eaf8c986SHeiko Schocher 				(8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
129eaf8c986SHeiko Schocher 				(2 << TIMING_CFG0_MRS_CYC_SHIFT))
130eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_1	((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
131eaf8c986SHeiko Schocher 				(12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
132eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_ACTTORW_SHIFT) |\
133eaf8c986SHeiko Schocher 				(7 << TIMING_CFG1_CASLAT_SHIFT) |\
134eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_REFREC_SHIFT) |\
135eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_WRREC_SHIFT) |\
136eaf8c986SHeiko Schocher 				(2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
137eaf8c986SHeiko Schocher 				(2 << TIMING_CFG1_WRTORD_SHIFT))
138eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
139eaf8c986SHeiko Schocher 				(5 << TIMING_CFG2_CPO_SHIFT) |\
140eaf8c986SHeiko Schocher 				(4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
141eaf8c986SHeiko Schocher 				(2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
142eaf8c986SHeiko Schocher 				(0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
143eaf8c986SHeiko Schocher 				(1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
144eaf8c986SHeiko Schocher 				(6 << TIMING_CFG2_FOUR_ACT_SHIFT))
145eaf8c986SHeiko Schocher 
146eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_INTERVAL	((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
147eaf8c986SHeiko Schocher 				(0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
148eaf8c986SHeiko Schocher 
149eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_CFG		(SDRAM_CFG_SREN |\
150eaf8c986SHeiko Schocher 					 SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
151eaf8c986SHeiko Schocher 					 SDRAM_CFG_DBW_32 |\
152eaf8c986SHeiko Schocher 					 SDRAM_CFG_SDRAM_TYPE_DDR2)
153eaf8c986SHeiko Schocher 
154eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_CFG2		0x00401000
155eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_MODE		((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
156eaf8c986SHeiko Schocher 					 (0x0242 << SDRAM_MODE_SD_SHIFT))
157eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_MODE_2		0x00000000
158eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
159eaf8c986SHeiko Schocher #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN |\
160eaf8c986SHeiko Schocher 					 DDRCDR_PZ_NOMZ |\
161eaf8c986SHeiko Schocher 					 DDRCDR_NZ_NOMZ |\
162eaf8c986SHeiko Schocher 					 DDRCDR_ODT |\
163eaf8c986SHeiko Schocher 					 DDRCDR_M_ODR |\
164eaf8c986SHeiko Schocher 					 DDRCDR_Q_DRN)
165eaf8c986SHeiko Schocher 
166eaf8c986SHeiko Schocher /*
167eaf8c986SHeiko Schocher  * on-board devices
168eaf8c986SHeiko Schocher  */
169eaf8c986SHeiko Schocher #define CONFIG_TSEC1
170eaf8c986SHeiko Schocher #define CONFIG_TSEC2
171eaf8c986SHeiko Schocher #define CONFIG_TSEC_ENET
172eaf8c986SHeiko Schocher #define CONFIG_NET_MULTI
173eaf8c986SHeiko Schocher #define CONFIG_HARD_SPI
174eaf8c986SHeiko Schocher #define CONFIG_HARD_I2C
175eaf8c986SHeiko Schocher 
176eaf8c986SHeiko Schocher /*
177eaf8c986SHeiko Schocher  * NOR FLASH setup
178eaf8c986SHeiko Schocher  */
179eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_CFI
180eaf8c986SHeiko Schocher #define CONFIG_FLASH_CFI_DRIVER
181eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_8BIT
182eaf8c986SHeiko Schocher #define CONFIG_FLASH_SHOW_PROGRESS	50
183eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
184eaf8c986SHeiko Schocher 
185eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_BASE		0xFF800000
186eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_SIZE		8
187eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_PROTECTION
188eaf8c986SHeiko Schocher 
189eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
190eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016
191eaf8c986SHeiko Schocher 
192eaf8c986SHeiko Schocher #define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE |\
193eaf8c986SHeiko Schocher 					 BR_PS_8 |\
194eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
195eaf8c986SHeiko Schocher 					 BR_V)
196eaf8c986SHeiko Schocher 
197eaf8c986SHeiko Schocher #define CONFIG_SYS_OR0_PRELIM		(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
198eaf8c986SHeiko Schocher 					 OR_GPCM_SCY_10 |\
199eaf8c986SHeiko Schocher 					 OR_GPCM_EHTR |\
200eaf8c986SHeiko Schocher 					 OR_GPCM_TRLX |\
201eaf8c986SHeiko Schocher 					 OR_GPCM_CSNT |\
202eaf8c986SHeiko Schocher 					 OR_GPCM_EAD)
203eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_FLASH_BANKS	1
204eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_FLASH_SECT	128
205eaf8c986SHeiko Schocher 
206eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_ERASE_TOUT	60000
207eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_WRITE_TOUT	500
208eaf8c986SHeiko Schocher 
209eaf8c986SHeiko Schocher /*
210eaf8c986SHeiko Schocher  * NAND FLASH setup
211eaf8c986SHeiko Schocher  */
212eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_BASE		0xE1000000
213eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_NAND_DEVICE	1
214eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_MAX_CHIPS	1
215eaf8c986SHeiko Schocher #define CONFIG_MTD_NAND_VERIFY_WRITE
216eaf8c986SHeiko Schocher #define CONFIG_NAND_FSL_ELBC
217eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_PAGE_SIZE	(2048)
218eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 << 10)
219eaf8c986SHeiko Schocher #define NAND_CACHE_PAGES		64
220eaf8c986SHeiko Schocher 
221eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
222eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E
223eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
224eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_LBLAWAR_PRELIM	CONFIG_SYS_LBLAWAR1_PRELIM
225eaf8c986SHeiko Schocher 
226eaf8c986SHeiko Schocher #define CONFIG_SYS_BR1_PRELIM	((CONFIG_SYS_NAND_BASE) |\
227eaf8c986SHeiko Schocher 				 (2<<BR_DECC_SHIFT) |\
228eaf8c986SHeiko Schocher 				 BR_PS_8 |\
229eaf8c986SHeiko Schocher 				 BR_MS_FCM |\
230eaf8c986SHeiko Schocher 				 BR_V)
231eaf8c986SHeiko Schocher 
232eaf8c986SHeiko Schocher #define CONFIG_SYS_OR1_PRELIM	(0xFFFF8000 |\
233eaf8c986SHeiko Schocher 				 OR_FCM_PGS |\
234eaf8c986SHeiko Schocher 				 OR_FCM_CSCT |\
235eaf8c986SHeiko Schocher 				 OR_FCM_CST |\
236eaf8c986SHeiko Schocher 				 OR_FCM_CHT |\
237eaf8c986SHeiko Schocher 				 OR_FCM_SCY_4 |\
238eaf8c986SHeiko Schocher 				 OR_FCM_TRLX |\
239eaf8c986SHeiko Schocher 				 OR_FCM_EHTR |\
240eaf8c986SHeiko Schocher 				 OR_FCM_RST)
241eaf8c986SHeiko Schocher 
242eaf8c986SHeiko Schocher /*
243eaf8c986SHeiko Schocher  * MRAM setup
244eaf8c986SHeiko Schocher  */
245eaf8c986SHeiko Schocher #define CONFIG_SYS_MRAM_BASE		0xE2000000
246eaf8c986SHeiko Schocher #define CONFIG_SYS_MRAM_SIZE		0x20000	/* 128 Kb */
247eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_MRAM_BASE
248eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000010	/* 128 Kb  */
249eaf8c986SHeiko Schocher 
250eaf8c986SHeiko Schocher #define CONFIG_SYS_OR_TIMING_MRAM
251eaf8c986SHeiko Schocher 
252eaf8c986SHeiko Schocher #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_MRAM_BASE |\
253eaf8c986SHeiko Schocher 					 BR_PS_8 |\
254eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
255eaf8c986SHeiko Schocher 					 BR_V)
256eaf8c986SHeiko Schocher 
257eaf8c986SHeiko Schocher #define CONFIG_SYS_OR2_PRELIM		0xFFFE0C74
258eaf8c986SHeiko Schocher 
259eaf8c986SHeiko Schocher /*
260eaf8c986SHeiko Schocher  * CPLD setup
261eaf8c986SHeiko Schocher  */
262eaf8c986SHeiko Schocher #define CONFIG_SYS_CPLD_BASE		0xE3000000
263eaf8c986SHeiko Schocher #define CONFIG_SYS_CPLD_SIZE		0x8000
264eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_CPLD_BASE
265eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR3_PRELIM	0x8000000E
266eaf8c986SHeiko Schocher 
267eaf8c986SHeiko Schocher #define CONFIG_SYS_OR_TIMING_MRAM
268eaf8c986SHeiko Schocher 
269eaf8c986SHeiko Schocher #define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_CPLD_BASE |\
270eaf8c986SHeiko Schocher 					 BR_PS_8 |\
271eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
272eaf8c986SHeiko Schocher 					 BR_V)
273eaf8c986SHeiko Schocher 
274eaf8c986SHeiko Schocher #define CONFIG_SYS_OR3_PRELIM		0xFFFF8814
275eaf8c986SHeiko Schocher 
276eaf8c986SHeiko Schocher /*
277eaf8c986SHeiko Schocher  * HW-Watchdog
278eaf8c986SHeiko Schocher  */
279eaf8c986SHeiko Schocher #define CONFIG_WATCHDOG		1
280eaf8c986SHeiko Schocher #define CONFIG_SYS_WATCHDOG_VALUE	0xFFFF
281eaf8c986SHeiko Schocher 
282eaf8c986SHeiko Schocher /*
283eaf8c986SHeiko Schocher  * I2C setup
284eaf8c986SHeiko Schocher  */
285eaf8c986SHeiko Schocher #define CONFIG_CMD_I2C
286eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C
287eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C_FSL
288eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
289eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
290eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
291eaf8c986SHeiko Schocher #define CONFIG_RTC_PCF8563
292eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C_RTC_ADDR	0x51
293eaf8c986SHeiko Schocher 
294eaf8c986SHeiko Schocher /*
295eaf8c986SHeiko Schocher  * SPI setup
296eaf8c986SHeiko Schocher  */
297eaf8c986SHeiko Schocher #ifdef CONFIG_HARD_SPI
298eaf8c986SHeiko Schocher #define CONFIG_MPC8XXX_SPI
299eaf8c986SHeiko Schocher #define CONFIG_CMD_SPI
300eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_PRELIM
301eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_DIR		0x00000001
302eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_DAT		0x00000001
303eaf8c986SHeiko Schocher #endif
304eaf8c986SHeiko Schocher 
305eaf8c986SHeiko Schocher /*
306eaf8c986SHeiko Schocher  * Ethernet setup
307eaf8c986SHeiko Schocher  */
308eaf8c986SHeiko Schocher #ifdef CONFIG_TSEC1
309eaf8c986SHeiko Schocher #define CONFIG_HAS_ETH0
310eaf8c986SHeiko Schocher #define CONFIG_TSEC1_NAME		"TSEC0"
311eaf8c986SHeiko Schocher #define CONFIG_SYS_TSEC1_OFFSET	0x24000
312eaf8c986SHeiko Schocher #define TSEC1_PHY_ADDR			0x1
313eaf8c986SHeiko Schocher #define TSEC1_FLAGS			TSEC_GIGABIT
314eaf8c986SHeiko Schocher #define TSEC1_PHYIDX			0
315eaf8c986SHeiko Schocher #endif
316eaf8c986SHeiko Schocher 
317eaf8c986SHeiko Schocher #ifdef CONFIG_TSEC2
318eaf8c986SHeiko Schocher #define CONFIG_HAS_ETH1
319eaf8c986SHeiko Schocher #define CONFIG_TSEC2_NAME		"TSEC1"
320eaf8c986SHeiko Schocher #define CONFIG_SYS_TSEC2_OFFSET	0x25000
321eaf8c986SHeiko Schocher #define TSEC2_PHY_ADDR			0x3
322eaf8c986SHeiko Schocher #define TSEC2_FLAGS			TSEC_GIGABIT
323eaf8c986SHeiko Schocher #define TSEC2_PHYIDX			0
324eaf8c986SHeiko Schocher #endif
325eaf8c986SHeiko Schocher #define CONFIG_ETHPRIME		"TSEC1"
326eaf8c986SHeiko Schocher 
327eaf8c986SHeiko Schocher /*
328eaf8c986SHeiko Schocher  * Serial Port
329eaf8c986SHeiko Schocher  */
330eaf8c986SHeiko Schocher #define CONFIG_CONS_INDEX		1
331eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550
332eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_SERIAL
333eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_REG_SIZE	1
334eaf8c986SHeiko Schocher 
335eaf8c986SHeiko Schocher #define CONFIG_SYS_BAUDRATE_TABLE	\
336eaf8c986SHeiko Schocher 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
337eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
338eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
339eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_CLK		(CONFIG_83XX_CLKIN * 2)
340eaf8c986SHeiko Schocher 
341eaf8c986SHeiko Schocher #define CONFIG_HAS_FSL_DR_USB
342eaf8c986SHeiko Schocher #define CONFIG_SYS_SCCR_USBDRCM	3
343eaf8c986SHeiko Schocher 
344eaf8c986SHeiko Schocher /*
345eaf8c986SHeiko Schocher  * BAT's
346eaf8c986SHeiko Schocher  */
347eaf8c986SHeiko Schocher #define CONFIG_HIGH_BATS
348eaf8c986SHeiko Schocher 
349eaf8c986SHeiko Schocher /* DDR @ 0x00000000 */
350eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT0L		(CONFIG_SYS_SDRAM_BASE |\
351eaf8c986SHeiko Schocher 					 BATL_PP_10)
352eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT0U		(CONFIG_SYS_SDRAM_BASE |\
353eaf8c986SHeiko Schocher 					 BATU_BL_256M |\
354eaf8c986SHeiko Schocher 					 BATU_VS |\
355eaf8c986SHeiko Schocher 					 BATU_VP)
356eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT0L		CONFIG_SYS_IBAT0L
357eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT0U		CONFIG_SYS_IBAT0U
358eaf8c986SHeiko Schocher 
359eaf8c986SHeiko Schocher /* Initial RAM @ 0xFD000000 */
360eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT1L		(CONFIG_SYS_INIT_RAM_ADDR |\
361eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
362eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
363eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT1U		(CONFIG_SYS_INIT_RAM_ADDR |\
364eaf8c986SHeiko Schocher 					 BATU_BL_256K |\
365eaf8c986SHeiko Schocher 					 BATU_VS |\
366eaf8c986SHeiko Schocher 					 BATU_VP)
367eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT1L		CONFIG_SYS_IBAT1L
368eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT1U		CONFIG_SYS_IBAT1U
369eaf8c986SHeiko Schocher 
370eaf8c986SHeiko Schocher /* FLASH @ 0xFF800000 */
371eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT2L		(CONFIG_SYS_FLASH_BASE |\
372eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
373eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
374eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT2U		(CONFIG_SYS_FLASH_BASE |\
375eaf8c986SHeiko Schocher 					 BATU_BL_8M |\
376eaf8c986SHeiko Schocher 					 BATU_VS |\
377eaf8c986SHeiko Schocher 					 BATU_VP)
378eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT2L		(CONFIG_SYS_FLASH_BASE |\
379eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
380eaf8c986SHeiko Schocher 					 BATL_CACHEINHIBIT |\
381eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
382eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT2U		CONFIG_SYS_IBAT2U
383eaf8c986SHeiko Schocher 
384eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT3L		(0)
385eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT3U		(0)
386eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT3L		CONFIG_SYS_IBAT3L
387eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT3U		CONFIG_SYS_IBAT3U
388eaf8c986SHeiko Schocher 
389eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT4L		(0)
390eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT4U		(0)
391eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT4L		CONFIG_SYS_IBAT4L
392eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT4U		CONFIG_SYS_IBAT4U
393eaf8c986SHeiko Schocher 
394eaf8c986SHeiko Schocher /* IMMRBAR @ 0xF0000000 */
395eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT5L		(CONFIG_SYS_IMMR |\
396eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
397eaf8c986SHeiko Schocher 					 BATL_CACHEINHIBIT |\
398eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
399eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT5U		(CONFIG_SYS_IMMR |\
400eaf8c986SHeiko Schocher 					 BATU_BL_128M |\
401eaf8c986SHeiko Schocher 					 BATU_VS |\
402eaf8c986SHeiko Schocher 					 BATU_VP)
403eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT5L		CONFIG_SYS_IBAT5L
404eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT5U		CONFIG_SYS_IBAT5U
405eaf8c986SHeiko Schocher 
406eaf8c986SHeiko Schocher /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */
407eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT6L		(0xE0000000 |\
408eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
409eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
410eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT6U		(0xE0000000 |\
411eaf8c986SHeiko Schocher 					 BATU_BL_256M |\
412eaf8c986SHeiko Schocher 					 BATU_VS |\
413eaf8c986SHeiko Schocher 					 BATU_VP)
414eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT6L		CONFIG_SYS_IBAT6L
415eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT6U		CONFIG_SYS_IBAT6U
416eaf8c986SHeiko Schocher 
417eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT7L		(0)
418eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT7U		(0)
419eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT7L		CONFIG_SYS_IBAT7L
420eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT7U		CONFIG_SYS_IBAT7U
421eaf8c986SHeiko Schocher 
422eaf8c986SHeiko Schocher /*
423eaf8c986SHeiko Schocher  * U-Boot environment setup
424eaf8c986SHeiko Schocher  */
425eaf8c986SHeiko Schocher #include <config_cmd_default.h>
426eaf8c986SHeiko Schocher 
427eaf8c986SHeiko Schocher #define CONFIG_CMD_DHCP
428eaf8c986SHeiko Schocher #define CONFIG_CMD_PING
429eaf8c986SHeiko Schocher #define CONFIG_CMD_NFS
430eaf8c986SHeiko Schocher #define CONFIG_CMD_NAND
431eaf8c986SHeiko Schocher #define CONFIG_CMD_FLASH
432eaf8c986SHeiko Schocher #define CONFIG_CMD_SNTP
433eaf8c986SHeiko Schocher #define CONFIG_CMD_MII
434eaf8c986SHeiko Schocher #define CONFIG_CMD_DATE
435eaf8c986SHeiko Schocher #define CONFIG_CMDLINE_EDITING
436eaf8c986SHeiko Schocher #define CONFIG_CMD_EDITENV
437eaf8c986SHeiko Schocher #define CONFIG_CMD_JFFS2
438eaf8c986SHeiko Schocher #define CONFIG_BOOTP_SUBNETMASK
439eaf8c986SHeiko Schocher #define CONFIG_BOOTP_GATEWAY
440eaf8c986SHeiko Schocher #define CONFIG_BOOTP_HOSTNAME
441eaf8c986SHeiko Schocher #define CONFIG_BOOTP_BOOTPATH
442eaf8c986SHeiko Schocher #define CONFIG_BOOTP_BOOTFILESIZE
443eaf8c986SHeiko Schocher /* pass open firmware flat tree */
444eaf8c986SHeiko Schocher #define CONFIG_OF_LIBFDT
445eaf8c986SHeiko Schocher #define CONFIG_OF_BOARD_SETUP
446eaf8c986SHeiko Schocher #define CONFIG_OF_STDOUT_VIA_ALIAS
447eaf8c986SHeiko Schocher 
448eaf8c986SHeiko Schocher /*
449eaf8c986SHeiko Schocher  * The reserved memory
450eaf8c986SHeiko Schocher  */
451eaf8c986SHeiko Schocher #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE
452eaf8c986SHeiko Schocher #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
453eaf8c986SHeiko Schocher #define CONFIG_SYS_MALLOC_LEN		(8 * 1024 * 1024)
454eaf8c986SHeiko Schocher 
455eaf8c986SHeiko Schocher /*
456eaf8c986SHeiko Schocher  * Environment Configuration
457eaf8c986SHeiko Schocher  */
458eaf8c986SHeiko Schocher #define CONFIG_ENV_IS_IN_FLASH
459eaf8c986SHeiko Schocher #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
460eaf8c986SHeiko Schocher 				+ CONFIG_SYS_MONITOR_LEN)
461eaf8c986SHeiko Schocher #define CONFIG_ENV_SIZE		0x20000
462eaf8c986SHeiko Schocher #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
463eaf8c986SHeiko Schocher #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
464eaf8c986SHeiko Schocher 
465eaf8c986SHeiko Schocher 
466eaf8c986SHeiko Schocher #define CONFIG_NETDEV			eth1
467eaf8c986SHeiko Schocher #define CONFIG_HOSTNAME		ids8313
468eaf8c986SHeiko Schocher #define CONFIG_ROOTPATH		"/opt/eldk-4.2/ppc_6xx"
469eaf8c986SHeiko Schocher #define CONFIG_BOOTFILE		"ids8313/uImage"
470eaf8c986SHeiko Schocher #define CONFIG_UBOOTPATH		"ids8313/u-boot.bin"
471eaf8c986SHeiko Schocher #define CONFIG_FDTFILE			"ids8313/ids8313.dtb"
472eaf8c986SHeiko Schocher #define CONFIG_LOADADDR		0x400000
473eaf8c986SHeiko Schocher #define CONFIG_CMD_ENV_FLAGS
474eaf8c986SHeiko Schocher #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
475eaf8c986SHeiko Schocher 
476eaf8c986SHeiko Schocher #define CONFIG_BAUDRATE		115200
477eaf8c986SHeiko Schocher 
478eaf8c986SHeiko Schocher /* Initial Memory map for Linux*/
479eaf8c986SHeiko Schocher #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
480eaf8c986SHeiko Schocher 
481eaf8c986SHeiko Schocher /*
482eaf8c986SHeiko Schocher  * Miscellaneous configurable options
483eaf8c986SHeiko Schocher  */
484eaf8c986SHeiko Schocher #define CONFIG_SYS_LONGHELP
485eaf8c986SHeiko Schocher #define CONFIG_SYS_PROMPT		"=> "
486eaf8c986SHeiko Schocher #define CONFIG_SYS_CBSIZE		1024
487eaf8c986SHeiko Schocher #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE \
488eaf8c986SHeiko Schocher 					 + sizeof(CONFIG_SYS_PROMPT)+16)
489eaf8c986SHeiko Schocher #define CONFIG_SYS_MAXARGS		16
490eaf8c986SHeiko Schocher #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
491eaf8c986SHeiko Schocher #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser	*/
492eaf8c986SHeiko Schocher #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
493eaf8c986SHeiko Schocher 
494eaf8c986SHeiko Schocher #define CONFIG_SYS_MEMTEST_START	0x00001000
495eaf8c986SHeiko Schocher #define CONFIG_SYS_MEMTEST_END		0x00C00000
496eaf8c986SHeiko Schocher 
497eaf8c986SHeiko Schocher #define CONFIG_SYS_LOAD_ADDR		0x100000
498eaf8c986SHeiko Schocher #define CONFIG_MII
499eaf8c986SHeiko Schocher #define CONFIG_LOADS_ECHO
500eaf8c986SHeiko Schocher #define CONFIG_TIMESTAMP
501eaf8c986SHeiko Schocher #define CONFIG_PREBOOT			"echo;" \
502eaf8c986SHeiko Schocher 					"echo Type \\\"run nfsboot\\\" " \
503eaf8c986SHeiko Schocher 					"to mount root filesystem over NFS;echo"
504eaf8c986SHeiko Schocher #undef	CONFIG_BOOTARGS
505eaf8c986SHeiko Schocher #define CONFIG_BOOTCOMMAND		"run boot_cramfs"
506eaf8c986SHeiko Schocher #undef	CONFIG_SYS_LOADS_BAUD_CHANGE
507eaf8c986SHeiko Schocher 
508eaf8c986SHeiko Schocher #define CONFIG_JFFS2_NAND
509eaf8c986SHeiko Schocher #define CONFIG_JFFS2_DEV		"0"
510eaf8c986SHeiko Schocher 
511eaf8c986SHeiko Schocher /* mtdparts command line support */
512eaf8c986SHeiko Schocher #define CONFIG_CMD_MTDPARTS
513eaf8c986SHeiko Schocher #define CONFIG_FLASH_CFI_MTD
514eaf8c986SHeiko Schocher #define CONFIG_MTD_DEVICE
515eaf8c986SHeiko Schocher #define MTDIDS_DEFAULT		"nor0=ff800000.flash,nand0=e1000000.flash"
516eaf8c986SHeiko Schocher #define MTDPARTS_DEFAULT	"mtdparts=ff800000.flash:7m(dum)," \
517eaf8c986SHeiko Schocher 					"768k(BOOT-BIN)," \
518eaf8c986SHeiko Schocher 					"128k(BOOT-ENV),128k(BOOT-REDENV);" \
519eaf8c986SHeiko Schocher 					"e1000000.flash:-(ubi)"
520eaf8c986SHeiko Schocher 
521eaf8c986SHeiko Schocher #define CONFIG_EXTRA_ENV_SETTINGS \
522eaf8c986SHeiko Schocher 	"netdev=" __stringify(CONFIG_NETDEV) "\0"			\
523eaf8c986SHeiko Schocher 	"ethprime=TSEC1\0"						\
524eaf8c986SHeiko Schocher 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
525eaf8c986SHeiko Schocher 	"tftpflash=tftpboot ${loadaddr} ${uboot}; "			\
526eaf8c986SHeiko Schocher 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
527eaf8c986SHeiko Schocher 		" +${filesize}; "					\
528eaf8c986SHeiko Schocher 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
529eaf8c986SHeiko Schocher 		" +${filesize}; "					\
530eaf8c986SHeiko Schocher 		"cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)	\
531eaf8c986SHeiko Schocher 		" ${filesize}; "					\
532eaf8c986SHeiko Schocher 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
533eaf8c986SHeiko Schocher 		" +${filesize}; "					\
534eaf8c986SHeiko Schocher 		"cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)	\
535eaf8c986SHeiko Schocher 		" ${filesize}\0"					\
536eaf8c986SHeiko Schocher 	"console=ttyS0\0"						\
537eaf8c986SHeiko Schocher 	"fdtaddr=0x780000\0"						\
538eaf8c986SHeiko Schocher 	"kernel_addr=ff800000\0"					\
539eaf8c986SHeiko Schocher 	"fdtfile=" __stringify(CONFIG_FDTFILE) "\0"			\
540eaf8c986SHeiko Schocher 	"setbootargs=setenv bootargs "					\
541eaf8c986SHeiko Schocher 		"root=${rootdev} rw console=${console},"		\
542eaf8c986SHeiko Schocher 			"${baudrate} ${othbootargs}\0"			\
543eaf8c986SHeiko Schocher 	"setipargs=setenv bootargs root=${rootdev} rw "			\
544eaf8c986SHeiko Schocher 			"nfsroot=${serverip}:${rootpath} "		\
545eaf8c986SHeiko Schocher 			"ip=${ipaddr}:${serverip}:${gatewayip}:"	\
546eaf8c986SHeiko Schocher 			"${netmask}:${hostname}:${netdev}:off "		\
547eaf8c986SHeiko Schocher 			"console=${console},${baudrate} ${othbootargs}\0" \
548eaf8c986SHeiko Schocher 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
549eaf8c986SHeiko Schocher 	"mtdids=" MTDIDS_DEFAULT "\0"					\
550eaf8c986SHeiko Schocher 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
551eaf8c986SHeiko Schocher 	"\0"
552eaf8c986SHeiko Schocher 
553eaf8c986SHeiko Schocher #define CONFIG_NFSBOOTCOMMAND						\
554eaf8c986SHeiko Schocher 	"setenv rootdev /dev/nfs;"					\
555eaf8c986SHeiko Schocher 	"run setipargs;run addmtd;"					\
556eaf8c986SHeiko Schocher 	"tftp ${loadaddr} ${bootfile};"				\
557eaf8c986SHeiko Schocher 	"tftp ${fdtaddr} ${fdtfile};"					\
558eaf8c986SHeiko Schocher 	"fdt addr ${fdtaddr};"						\
559eaf8c986SHeiko Schocher 	"bootm ${loadaddr} - ${fdtaddr}"
560eaf8c986SHeiko Schocher 
561eaf8c986SHeiko Schocher /* UBI Support */
562eaf8c986SHeiko Schocher #define CONFIG_CMD_NAND_TRIMFFS
563eaf8c986SHeiko Schocher #define CONFIG_CMD_UBI
564eaf8c986SHeiko Schocher #define CONFIG_CMD_UBIFS
565eaf8c986SHeiko Schocher #define CONFIG_RBTREE
566eaf8c986SHeiko Schocher #define CONFIG_LZO
567eaf8c986SHeiko Schocher #define CONFIG_MTD_PARTITIONS
568eaf8c986SHeiko Schocher 
569eaf8c986SHeiko Schocher /* bootcount support */
570eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_LIMIT
571eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_I2C
572eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_ALEN	1
573eaf8c986SHeiko Schocher #define CONFIG_SYS_BOOTCOUNT_ADDR	0x9
574eaf8c986SHeiko Schocher 
575eaf8c986SHeiko Schocher #define CONFIG_VERSION_VARIABLE
576eaf8c986SHeiko Schocher 
577eaf8c986SHeiko Schocher #define CONFIG_FIT
578eaf8c986SHeiko Schocher #define CONFIG_FIT_SIGNATURE
579*d835e91dSHeiko Schocher #define CONFIG_IMAGE_FORMAT_LEGACY
580eaf8c986SHeiko Schocher #define CONFIG_CMD_FDT
581eaf8c986SHeiko Schocher #define CONFIG_CMD_HASH
582eaf8c986SHeiko Schocher #define CONFIG_RSA
583eaf8c986SHeiko Schocher #define CONFIG_SHA1
584eaf8c986SHeiko Schocher #define CONFIG_SHA256
585eaf8c986SHeiko Schocher #define CONFIG_OF_CONTROL
586eaf8c986SHeiko Schocher 
587eaf8c986SHeiko Schocher #endif	/* __CONFIG_H */
588