xref: /rk3399_rockchip-uboot/include/configs/ids8313.h (revision cb90935401ccfe644097bb928e14e70d416856f0)
1eaf8c986SHeiko Schocher /*
2eaf8c986SHeiko Schocher  * (C) Copyright 2013
3eaf8c986SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4eaf8c986SHeiko Schocher  *
5eaf8c986SHeiko Schocher  * Based on:
6eaf8c986SHeiko Schocher  * Copyright (c) 2011 IDS GmbH, Germany
7eaf8c986SHeiko Schocher  * Sergej Stepanov <ste@ids.de>
8eaf8c986SHeiko Schocher  *
9eaf8c986SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
10eaf8c986SHeiko Schocher  */
11eaf8c986SHeiko Schocher 
12eaf8c986SHeiko Schocher #ifndef __CONFIG_H
13eaf8c986SHeiko Schocher #define __CONFIG_H
14eaf8c986SHeiko Schocher 
15eaf8c986SHeiko Schocher /*
16eaf8c986SHeiko Schocher  * High Level Configuration Options
17eaf8c986SHeiko Schocher  */
18eaf8c986SHeiko Schocher #define CONFIG_MPC831x
19eaf8c986SHeiko Schocher #define CONFIG_MPC8313
20eaf8c986SHeiko Schocher #define CONFIG_IDS8313
21eaf8c986SHeiko Schocher 
22eaf8c986SHeiko Schocher #define CONFIG_FSL_ELBC
23eaf8c986SHeiko Schocher 
24eaf8c986SHeiko Schocher #define CONFIG_MISC_INIT_R
25eaf8c986SHeiko Schocher 
26eaf8c986SHeiko Schocher #define CONFIG_BOOT_RETRY_TIME		900
27eaf8c986SHeiko Schocher #define CONFIG_BOOT_RETRY_MIN		30
28eaf8c986SHeiko Schocher #define CONFIG_RESET_TO_RETRY
29eaf8c986SHeiko Schocher 
30eaf8c986SHeiko Schocher #define CONFIG_83XX_CLKIN		66000000	/* in Hz */
31eaf8c986SHeiko Schocher #define CONFIG_SYS_CLK_FREQ		CONFIG_83XX_CLKIN
32eaf8c986SHeiko Schocher 
33eaf8c986SHeiko Schocher #define CONFIG_SYS_IMMR		0xF0000000
34eaf8c986SHeiko Schocher 
35eaf8c986SHeiko Schocher #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
36eaf8c986SHeiko Schocher #define CONFIG_SYS_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
37eaf8c986SHeiko Schocher 
38eaf8c986SHeiko Schocher /*
39eaf8c986SHeiko Schocher  * Hardware Reset Configuration Word
40eaf8c986SHeiko Schocher  * if CLKIN is 66.000MHz, then
41eaf8c986SHeiko Schocher  * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz
42eaf8c986SHeiko Schocher  */
43eaf8c986SHeiko Schocher #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\
44eaf8c986SHeiko Schocher 			     HRCWL_DDR_TO_SCB_CLK_2X1 |\
45eaf8c986SHeiko Schocher 			     HRCWL_CSB_TO_CLKIN_2X1 |\
46eaf8c986SHeiko Schocher 			     HRCWL_CORE_TO_CSB_2X1)
47eaf8c986SHeiko Schocher 
48eaf8c986SHeiko Schocher #define CONFIG_SYS_HRCW_HIGH	(HRCWH_PCI_HOST |\
49eaf8c986SHeiko Schocher 				 HRCWH_CORE_ENABLE |\
50eaf8c986SHeiko Schocher 				 HRCWH_FROM_0XFFF00100 |\
51eaf8c986SHeiko Schocher 				 HRCWH_BOOTSEQ_DISABLE |\
52eaf8c986SHeiko Schocher 				 HRCWH_SW_WATCHDOG_DISABLE |\
53eaf8c986SHeiko Schocher 				 HRCWH_ROM_LOC_LOCAL_8BIT |\
54eaf8c986SHeiko Schocher 				 HRCWH_RL_EXT_LEGACY |\
55eaf8c986SHeiko Schocher 				 HRCWH_TSEC1M_IN_MII |\
56eaf8c986SHeiko Schocher 				 HRCWH_TSEC2M_IN_MII |\
57eaf8c986SHeiko Schocher 				 HRCWH_BIG_ENDIAN)
58eaf8c986SHeiko Schocher 
59eaf8c986SHeiko Schocher #define CONFIG_SYS_SICRH	0x00000000
60eaf8c986SHeiko Schocher #define CONFIG_SYS_SICRL	(SICRL_LBC | SICRL_SPI_D)
61eaf8c986SHeiko Schocher 
62eaf8c986SHeiko Schocher #define CONFIG_HWCONFIG
63eaf8c986SHeiko Schocher 
64eaf8c986SHeiko Schocher #define CONFIG_SYS_HID0_INIT	0x000000000
65eaf8c986SHeiko Schocher #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK |\
66eaf8c986SHeiko Schocher 				 HID0_ENABLE_INSTRUCTION_CACHE |\
67eaf8c986SHeiko Schocher 				 HID0_DISABLE_DYNAMIC_POWER_MANAGMENT)
68eaf8c986SHeiko Schocher 
69eaf8c986SHeiko Schocher #define CONFIG_SYS_HID2	(HID2_HBE | 0x00020000)
70eaf8c986SHeiko Schocher 
71eaf8c986SHeiko Schocher /*
72eaf8c986SHeiko Schocher  * Definitions for initial stack pointer and data area (in DCACHE )
73eaf8c986SHeiko Schocher  */
74eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_LOCK
75eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_ADDR	0xFD000000
76eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_RAM_SIZE	0x1000  /* End of used area in DPRAM */
77eaf8c986SHeiko Schocher #define CONFIG_SYS_GBL_DATA_SIZE	0x100
78eaf8c986SHeiko Schocher #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE \
79eaf8c986SHeiko Schocher 					 - CONFIG_SYS_GBL_DATA_SIZE)
80eaf8c986SHeiko Schocher #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
81eaf8c986SHeiko Schocher 
82eaf8c986SHeiko Schocher /*
83eaf8c986SHeiko Schocher  * Local Bus LCRR and LBCR regs
84eaf8c986SHeiko Schocher  */
85eaf8c986SHeiko Schocher #define CONFIG_SYS_LCRR_EADC		LCRR_EADC_1
86eaf8c986SHeiko Schocher #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
87eaf8c986SHeiko Schocher #define CONFIG_SYS_LBC_LBCR		(0x00040000 |\
88eaf8c986SHeiko Schocher 					 (0xFF << LBCR_BMT_SHIFT) |\
89eaf8c986SHeiko Schocher 					 0xF)
90eaf8c986SHeiko Schocher 
91eaf8c986SHeiko Schocher #define CONFIG_SYS_LBC_MRTPR		0x20000000
92eaf8c986SHeiko Schocher 
93eaf8c986SHeiko Schocher /*
94eaf8c986SHeiko Schocher  * Internal Definitions
95eaf8c986SHeiko Schocher  */
96eaf8c986SHeiko Schocher /*
97eaf8c986SHeiko Schocher  * DDR Setup
98eaf8c986SHeiko Schocher  */
99eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_BASE		0x00000000
100eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
101eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
102eaf8c986SHeiko Schocher 
103eaf8c986SHeiko Schocher /*
104eaf8c986SHeiko Schocher  * Manually set up DDR parameters,
105eaf8c986SHeiko Schocher  * as this board has not the SPD connected to I2C.
106eaf8c986SHeiko Schocher  */
107eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_SIZE		256		/* MB */
108eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CONFIG		(CSCONFIG_EN |\
109eaf8c986SHeiko Schocher 					 0x00010000 |\
110eaf8c986SHeiko Schocher 					 CSCONFIG_ROW_BIT_13 |\
111eaf8c986SHeiko Schocher 					 CSCONFIG_COL_BIT_10)
112eaf8c986SHeiko Schocher 
113eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CONFIG_256	(CONFIG_SYS_DDR_CONFIG | \
114eaf8c986SHeiko Schocher 					 CSCONFIG_BANK_BIT_3)
115eaf8c986SHeiko Schocher 
116eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_3	(1 << 16)	/* ext refrec */
117eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_0	((3 << TIMING_CFG0_RWT_SHIFT) |\
118eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_WRT_SHIFT) |\
119eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_RRT_SHIFT) |\
120eaf8c986SHeiko Schocher 				(3 << TIMING_CFG0_WWT_SHIFT) |\
121eaf8c986SHeiko Schocher 				(6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
122eaf8c986SHeiko Schocher 				(2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
123eaf8c986SHeiko Schocher 				(8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
124eaf8c986SHeiko Schocher 				(2 << TIMING_CFG0_MRS_CYC_SHIFT))
125eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_1	((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
126eaf8c986SHeiko Schocher 				(12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
127eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_ACTTORW_SHIFT) |\
128eaf8c986SHeiko Schocher 				(7 << TIMING_CFG1_CASLAT_SHIFT) |\
129eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_REFREC_SHIFT) |\
130eaf8c986SHeiko Schocher 				(4 << TIMING_CFG1_WRREC_SHIFT) |\
131eaf8c986SHeiko Schocher 				(2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
132eaf8c986SHeiko Schocher 				(2 << TIMING_CFG1_WRTORD_SHIFT))
133eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
134eaf8c986SHeiko Schocher 				(5 << TIMING_CFG2_CPO_SHIFT) |\
135eaf8c986SHeiko Schocher 				(4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
136eaf8c986SHeiko Schocher 				(2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
137eaf8c986SHeiko Schocher 				(0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
138eaf8c986SHeiko Schocher 				(1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
139eaf8c986SHeiko Schocher 				(6 << TIMING_CFG2_FOUR_ACT_SHIFT))
140eaf8c986SHeiko Schocher 
141eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_INTERVAL	((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
142eaf8c986SHeiko Schocher 				(0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
143eaf8c986SHeiko Schocher 
144eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_CFG		(SDRAM_CFG_SREN |\
145eaf8c986SHeiko Schocher 					 SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
146eaf8c986SHeiko Schocher 					 SDRAM_CFG_DBW_32 |\
147eaf8c986SHeiko Schocher 					 SDRAM_CFG_SDRAM_TYPE_DDR2)
148eaf8c986SHeiko Schocher 
149eaf8c986SHeiko Schocher #define CONFIG_SYS_SDRAM_CFG2		0x00401000
150eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_MODE		((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
151eaf8c986SHeiko Schocher 					 (0x0242 << SDRAM_MODE_SD_SHIFT))
152eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_MODE_2		0x00000000
153eaf8c986SHeiko Schocher #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
154eaf8c986SHeiko Schocher #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN |\
155eaf8c986SHeiko Schocher 					 DDRCDR_PZ_NOMZ |\
156eaf8c986SHeiko Schocher 					 DDRCDR_NZ_NOMZ |\
157eaf8c986SHeiko Schocher 					 DDRCDR_ODT |\
158eaf8c986SHeiko Schocher 					 DDRCDR_M_ODR |\
159eaf8c986SHeiko Schocher 					 DDRCDR_Q_DRN)
160eaf8c986SHeiko Schocher 
161eaf8c986SHeiko Schocher /*
162eaf8c986SHeiko Schocher  * on-board devices
163eaf8c986SHeiko Schocher  */
164eaf8c986SHeiko Schocher #define CONFIG_TSEC1
165eaf8c986SHeiko Schocher #define CONFIG_TSEC2
166eaf8c986SHeiko Schocher #define CONFIG_TSEC_ENET
167eaf8c986SHeiko Schocher #define CONFIG_HARD_SPI
168eaf8c986SHeiko Schocher 
169eaf8c986SHeiko Schocher /*
170eaf8c986SHeiko Schocher  * NOR FLASH setup
171eaf8c986SHeiko Schocher  */
172eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_CFI
173eaf8c986SHeiko Schocher #define CONFIG_FLASH_CFI_DRIVER
174eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_8BIT
175eaf8c986SHeiko Schocher #define CONFIG_FLASH_SHOW_PROGRESS	50
176eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
177eaf8c986SHeiko Schocher 
178eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_BASE		0xFF800000
179eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_SIZE		8
180eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_PROTECTION
181eaf8c986SHeiko Schocher 
182eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
183eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016
184eaf8c986SHeiko Schocher 
185eaf8c986SHeiko Schocher #define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE |\
186eaf8c986SHeiko Schocher 					 BR_PS_8 |\
187eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
188eaf8c986SHeiko Schocher 					 BR_V)
189eaf8c986SHeiko Schocher 
190eaf8c986SHeiko Schocher #define CONFIG_SYS_OR0_PRELIM		(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
191eaf8c986SHeiko Schocher 					 OR_GPCM_SCY_10 |\
192eaf8c986SHeiko Schocher 					 OR_GPCM_EHTR |\
193eaf8c986SHeiko Schocher 					 OR_GPCM_TRLX |\
194eaf8c986SHeiko Schocher 					 OR_GPCM_CSNT |\
195eaf8c986SHeiko Schocher 					 OR_GPCM_EAD)
196eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_FLASH_BANKS	1
197eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_FLASH_SECT	128
198eaf8c986SHeiko Schocher 
199eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_ERASE_TOUT	60000
200eaf8c986SHeiko Schocher #define CONFIG_SYS_FLASH_WRITE_TOUT	500
201eaf8c986SHeiko Schocher 
202eaf8c986SHeiko Schocher /*
203eaf8c986SHeiko Schocher  * NAND FLASH setup
204eaf8c986SHeiko Schocher  */
205eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_BASE		0xE1000000
206eaf8c986SHeiko Schocher #define CONFIG_SYS_MAX_NAND_DEVICE	1
207eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_MAX_CHIPS	1
208eaf8c986SHeiko Schocher #define CONFIG_NAND_FSL_ELBC
209eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_PAGE_SIZE	(2048)
210eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 << 10)
211eaf8c986SHeiko Schocher #define NAND_CACHE_PAGES		64
212eaf8c986SHeiko Schocher 
213eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
214eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E
215eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
216eaf8c986SHeiko Schocher #define CONFIG_SYS_NAND_LBLAWAR_PRELIM	CONFIG_SYS_LBLAWAR1_PRELIM
217eaf8c986SHeiko Schocher 
218eaf8c986SHeiko Schocher #define CONFIG_SYS_BR1_PRELIM	((CONFIG_SYS_NAND_BASE) |\
219eaf8c986SHeiko Schocher 				 (2<<BR_DECC_SHIFT) |\
220eaf8c986SHeiko Schocher 				 BR_PS_8 |\
221eaf8c986SHeiko Schocher 				 BR_MS_FCM |\
222eaf8c986SHeiko Schocher 				 BR_V)
223eaf8c986SHeiko Schocher 
224eaf8c986SHeiko Schocher #define CONFIG_SYS_OR1_PRELIM	(0xFFFF8000 |\
225eaf8c986SHeiko Schocher 				 OR_FCM_PGS |\
226eaf8c986SHeiko Schocher 				 OR_FCM_CSCT |\
227eaf8c986SHeiko Schocher 				 OR_FCM_CST |\
228eaf8c986SHeiko Schocher 				 OR_FCM_CHT |\
229eaf8c986SHeiko Schocher 				 OR_FCM_SCY_4 |\
230eaf8c986SHeiko Schocher 				 OR_FCM_TRLX |\
231eaf8c986SHeiko Schocher 				 OR_FCM_EHTR |\
232eaf8c986SHeiko Schocher 				 OR_FCM_RST)
233eaf8c986SHeiko Schocher 
234eaf8c986SHeiko Schocher /*
235eaf8c986SHeiko Schocher  * MRAM setup
236eaf8c986SHeiko Schocher  */
237eaf8c986SHeiko Schocher #define CONFIG_SYS_MRAM_BASE		0xE2000000
238eaf8c986SHeiko Schocher #define CONFIG_SYS_MRAM_SIZE		0x20000	/* 128 Kb */
239eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_MRAM_BASE
240eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000010	/* 128 Kb  */
241eaf8c986SHeiko Schocher 
242eaf8c986SHeiko Schocher #define CONFIG_SYS_OR_TIMING_MRAM
243eaf8c986SHeiko Schocher 
244eaf8c986SHeiko Schocher #define CONFIG_SYS_BR2_PRELIM		(CONFIG_SYS_MRAM_BASE |\
245eaf8c986SHeiko Schocher 					 BR_PS_8 |\
246eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
247eaf8c986SHeiko Schocher 					 BR_V)
248eaf8c986SHeiko Schocher 
249eaf8c986SHeiko Schocher #define CONFIG_SYS_OR2_PRELIM		0xFFFE0C74
250eaf8c986SHeiko Schocher 
251eaf8c986SHeiko Schocher /*
252eaf8c986SHeiko Schocher  * CPLD setup
253eaf8c986SHeiko Schocher  */
254eaf8c986SHeiko Schocher #define CONFIG_SYS_CPLD_BASE		0xE3000000
255eaf8c986SHeiko Schocher #define CONFIG_SYS_CPLD_SIZE		0x8000
256eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_CPLD_BASE
257eaf8c986SHeiko Schocher #define CONFIG_SYS_LBLAWAR3_PRELIM	0x8000000E
258eaf8c986SHeiko Schocher 
259eaf8c986SHeiko Schocher #define CONFIG_SYS_OR_TIMING_MRAM
260eaf8c986SHeiko Schocher 
261eaf8c986SHeiko Schocher #define CONFIG_SYS_BR3_PRELIM		(CONFIG_SYS_CPLD_BASE |\
262eaf8c986SHeiko Schocher 					 BR_PS_8 |\
263eaf8c986SHeiko Schocher 					 BR_MS_GPCM |\
264eaf8c986SHeiko Schocher 					 BR_V)
265eaf8c986SHeiko Schocher 
266eaf8c986SHeiko Schocher #define CONFIG_SYS_OR3_PRELIM		0xFFFF8814
267eaf8c986SHeiko Schocher 
268eaf8c986SHeiko Schocher /*
269eaf8c986SHeiko Schocher  * HW-Watchdog
270eaf8c986SHeiko Schocher  */
271eaf8c986SHeiko Schocher #define CONFIG_WATCHDOG		1
272eaf8c986SHeiko Schocher #define CONFIG_SYS_WATCHDOG_VALUE	0xFFFF
273eaf8c986SHeiko Schocher 
274eaf8c986SHeiko Schocher /*
275eaf8c986SHeiko Schocher  * I2C setup
276eaf8c986SHeiko Schocher  */
277eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C
278eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C_FSL
279eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
280eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
281eaf8c986SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3100
282eaf8c986SHeiko Schocher #define CONFIG_RTC_PCF8563
283eaf8c986SHeiko Schocher #define CONFIG_SYS_I2C_RTC_ADDR	0x51
284eaf8c986SHeiko Schocher 
285eaf8c986SHeiko Schocher /*
286eaf8c986SHeiko Schocher  * SPI setup
287eaf8c986SHeiko Schocher  */
288eaf8c986SHeiko Schocher #ifdef CONFIG_HARD_SPI
289eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_PRELIM
290eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_DIR		0x00000001
291eaf8c986SHeiko Schocher #define CONFIG_SYS_GPIO1_DAT		0x00000001
292eaf8c986SHeiko Schocher #endif
293eaf8c986SHeiko Schocher 
294eaf8c986SHeiko Schocher /*
295eaf8c986SHeiko Schocher  * Ethernet setup
296eaf8c986SHeiko Schocher  */
297eaf8c986SHeiko Schocher #ifdef CONFIG_TSEC1
298eaf8c986SHeiko Schocher #define CONFIG_HAS_ETH0
299eaf8c986SHeiko Schocher #define CONFIG_TSEC1_NAME		"TSEC0"
300eaf8c986SHeiko Schocher #define CONFIG_SYS_TSEC1_OFFSET	0x24000
301eaf8c986SHeiko Schocher #define TSEC1_PHY_ADDR			0x1
302eaf8c986SHeiko Schocher #define TSEC1_FLAGS			TSEC_GIGABIT
303eaf8c986SHeiko Schocher #define TSEC1_PHYIDX			0
304eaf8c986SHeiko Schocher #endif
305eaf8c986SHeiko Schocher 
306eaf8c986SHeiko Schocher #ifdef CONFIG_TSEC2
307eaf8c986SHeiko Schocher #define CONFIG_HAS_ETH1
308eaf8c986SHeiko Schocher #define CONFIG_TSEC2_NAME		"TSEC1"
309eaf8c986SHeiko Schocher #define CONFIG_SYS_TSEC2_OFFSET	0x25000
310eaf8c986SHeiko Schocher #define TSEC2_PHY_ADDR			0x3
311eaf8c986SHeiko Schocher #define TSEC2_FLAGS			TSEC_GIGABIT
312eaf8c986SHeiko Schocher #define TSEC2_PHYIDX			0
313eaf8c986SHeiko Schocher #endif
314eaf8c986SHeiko Schocher #define CONFIG_ETHPRIME		"TSEC1"
315eaf8c986SHeiko Schocher 
316eaf8c986SHeiko Schocher /*
317eaf8c986SHeiko Schocher  * Serial Port
318eaf8c986SHeiko Schocher  */
319eaf8c986SHeiko Schocher #define CONFIG_CONS_INDEX		1
320eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_SERIAL
321eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_REG_SIZE	1
322eaf8c986SHeiko Schocher 
323eaf8c986SHeiko Schocher #define CONFIG_SYS_BAUDRATE_TABLE	\
324eaf8c986SHeiko Schocher 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
325eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
326eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
327eaf8c986SHeiko Schocher #define CONFIG_SYS_NS16550_CLK		(CONFIG_83XX_CLKIN * 2)
328eaf8c986SHeiko Schocher 
329eaf8c986SHeiko Schocher #define CONFIG_HAS_FSL_DR_USB
330eaf8c986SHeiko Schocher #define CONFIG_SYS_SCCR_USBDRCM	3
331eaf8c986SHeiko Schocher 
332eaf8c986SHeiko Schocher /*
333eaf8c986SHeiko Schocher  * BAT's
334eaf8c986SHeiko Schocher  */
335eaf8c986SHeiko Schocher #define CONFIG_HIGH_BATS
336eaf8c986SHeiko Schocher 
337eaf8c986SHeiko Schocher /* DDR @ 0x00000000 */
338eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT0L		(CONFIG_SYS_SDRAM_BASE |\
339eaf8c986SHeiko Schocher 					 BATL_PP_10)
340eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT0U		(CONFIG_SYS_SDRAM_BASE |\
341eaf8c986SHeiko Schocher 					 BATU_BL_256M |\
342eaf8c986SHeiko Schocher 					 BATU_VS |\
343eaf8c986SHeiko Schocher 					 BATU_VP)
344eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT0L		CONFIG_SYS_IBAT0L
345eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT0U		CONFIG_SYS_IBAT0U
346eaf8c986SHeiko Schocher 
347eaf8c986SHeiko Schocher /* Initial RAM @ 0xFD000000 */
348eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT1L		(CONFIG_SYS_INIT_RAM_ADDR |\
349eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
350eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
351eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT1U		(CONFIG_SYS_INIT_RAM_ADDR |\
352eaf8c986SHeiko Schocher 					 BATU_BL_256K |\
353eaf8c986SHeiko Schocher 					 BATU_VS |\
354eaf8c986SHeiko Schocher 					 BATU_VP)
355eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT1L		CONFIG_SYS_IBAT1L
356eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT1U		CONFIG_SYS_IBAT1U
357eaf8c986SHeiko Schocher 
358eaf8c986SHeiko Schocher /* FLASH @ 0xFF800000 */
359eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT2L		(CONFIG_SYS_FLASH_BASE |\
360eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
361eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
362eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT2U		(CONFIG_SYS_FLASH_BASE |\
363eaf8c986SHeiko Schocher 					 BATU_BL_8M |\
364eaf8c986SHeiko Schocher 					 BATU_VS |\
365eaf8c986SHeiko Schocher 					 BATU_VP)
366eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT2L		(CONFIG_SYS_FLASH_BASE |\
367eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
368eaf8c986SHeiko Schocher 					 BATL_CACHEINHIBIT |\
369eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
370eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT2U		CONFIG_SYS_IBAT2U
371eaf8c986SHeiko Schocher 
372eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT3L		(0)
373eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT3U		(0)
374eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT3L		CONFIG_SYS_IBAT3L
375eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT3U		CONFIG_SYS_IBAT3U
376eaf8c986SHeiko Schocher 
377eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT4L		(0)
378eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT4U		(0)
379eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT4L		CONFIG_SYS_IBAT4L
380eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT4U		CONFIG_SYS_IBAT4U
381eaf8c986SHeiko Schocher 
382eaf8c986SHeiko Schocher /* IMMRBAR @ 0xF0000000 */
383eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT5L		(CONFIG_SYS_IMMR |\
384eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
385eaf8c986SHeiko Schocher 					 BATL_CACHEINHIBIT |\
386eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
387eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT5U		(CONFIG_SYS_IMMR |\
388eaf8c986SHeiko Schocher 					 BATU_BL_128M |\
389eaf8c986SHeiko Schocher 					 BATU_VS |\
390eaf8c986SHeiko Schocher 					 BATU_VP)
391eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT5L		CONFIG_SYS_IBAT5L
392eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT5U		CONFIG_SYS_IBAT5U
393eaf8c986SHeiko Schocher 
394eaf8c986SHeiko Schocher /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */
395eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT6L		(0xE0000000 |\
396eaf8c986SHeiko Schocher 					 BATL_PP_10 |\
397eaf8c986SHeiko Schocher 					 BATL_GUARDEDSTORAGE)
398eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT6U		(0xE0000000 |\
399eaf8c986SHeiko Schocher 					 BATU_BL_256M |\
400eaf8c986SHeiko Schocher 					 BATU_VS |\
401eaf8c986SHeiko Schocher 					 BATU_VP)
402eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT6L		CONFIG_SYS_IBAT6L
403eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT6U		CONFIG_SYS_IBAT6U
404eaf8c986SHeiko Schocher 
405eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT7L		(0)
406eaf8c986SHeiko Schocher #define CONFIG_SYS_IBAT7U		(0)
407eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT7L		CONFIG_SYS_IBAT7L
408eaf8c986SHeiko Schocher #define CONFIG_SYS_DBAT7U		CONFIG_SYS_IBAT7U
409eaf8c986SHeiko Schocher 
410eaf8c986SHeiko Schocher /*
411eaf8c986SHeiko Schocher  * U-Boot environment setup
412eaf8c986SHeiko Schocher  */
413eaf8c986SHeiko Schocher #define CONFIG_CMDLINE_EDITING
414eaf8c986SHeiko Schocher #define CONFIG_BOOTP_SUBNETMASK
415eaf8c986SHeiko Schocher #define CONFIG_BOOTP_GATEWAY
416eaf8c986SHeiko Schocher #define CONFIG_BOOTP_HOSTNAME
417eaf8c986SHeiko Schocher #define CONFIG_BOOTP_BOOTPATH
418eaf8c986SHeiko Schocher #define CONFIG_BOOTP_BOOTFILESIZE
419eaf8c986SHeiko Schocher 
420eaf8c986SHeiko Schocher /*
421eaf8c986SHeiko Schocher  * The reserved memory
422eaf8c986SHeiko Schocher  */
423eaf8c986SHeiko Schocher #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE
424eaf8c986SHeiko Schocher #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
425eaf8c986SHeiko Schocher #define CONFIG_SYS_MALLOC_LEN		(8 * 1024 * 1024)
426eaf8c986SHeiko Schocher 
427eaf8c986SHeiko Schocher /*
428eaf8c986SHeiko Schocher  * Environment Configuration
429eaf8c986SHeiko Schocher  */
430eaf8c986SHeiko Schocher #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE \
431eaf8c986SHeiko Schocher 				+ CONFIG_SYS_MONITOR_LEN)
432eaf8c986SHeiko Schocher #define CONFIG_ENV_SIZE		0x20000
433eaf8c986SHeiko Schocher #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
434eaf8c986SHeiko Schocher #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
435eaf8c986SHeiko Schocher 
436eaf8c986SHeiko Schocher #define CONFIG_NETDEV			eth1
437eaf8c986SHeiko Schocher #define CONFIG_HOSTNAME		ids8313
438eaf8c986SHeiko Schocher #define CONFIG_ROOTPATH		"/opt/eldk-4.2/ppc_6xx"
439eaf8c986SHeiko Schocher #define CONFIG_BOOTFILE		"ids8313/uImage"
440eaf8c986SHeiko Schocher #define CONFIG_UBOOTPATH		"ids8313/u-boot.bin"
441eaf8c986SHeiko Schocher #define CONFIG_FDTFILE			"ids8313/ids8313.dtb"
442eaf8c986SHeiko Schocher #define CONFIG_LOADADDR		0x400000
443eaf8c986SHeiko Schocher #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
444eaf8c986SHeiko Schocher 
445eaf8c986SHeiko Schocher /* Initial Memory map for Linux*/
446eaf8c986SHeiko Schocher #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
447eaf8c986SHeiko Schocher 
448eaf8c986SHeiko Schocher /*
449eaf8c986SHeiko Schocher  * Miscellaneous configurable options
450eaf8c986SHeiko Schocher  */
451eaf8c986SHeiko Schocher #define CONFIG_SYS_LONGHELP
452eaf8c986SHeiko Schocher #define CONFIG_SYS_CBSIZE		1024
453eaf8c986SHeiko Schocher #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
454eaf8c986SHeiko Schocher 
455eaf8c986SHeiko Schocher #define CONFIG_SYS_MEMTEST_START	0x00001000
456eaf8c986SHeiko Schocher #define CONFIG_SYS_MEMTEST_END		0x00C00000
457eaf8c986SHeiko Schocher 
458eaf8c986SHeiko Schocher #define CONFIG_SYS_LOAD_ADDR		0x100000
459eaf8c986SHeiko Schocher #define CONFIG_MII
460eaf8c986SHeiko Schocher #define CONFIG_LOADS_ECHO
461eaf8c986SHeiko Schocher #define CONFIG_TIMESTAMP
462eaf8c986SHeiko Schocher #define CONFIG_PREBOOT			"echo;" \
463eaf8c986SHeiko Schocher 					"echo Type \\\"run nfsboot\\\" " \
464eaf8c986SHeiko Schocher 					"to mount root filesystem over NFS;echo"
465eaf8c986SHeiko Schocher #define CONFIG_BOOTCOMMAND		"run boot_cramfs"
466eaf8c986SHeiko Schocher #undef	CONFIG_SYS_LOADS_BAUD_CHANGE
467eaf8c986SHeiko Schocher 
468eaf8c986SHeiko Schocher #define CONFIG_JFFS2_NAND
469eaf8c986SHeiko Schocher #define CONFIG_JFFS2_DEV		"0"
470eaf8c986SHeiko Schocher 
471eaf8c986SHeiko Schocher /* mtdparts command line support */
472eaf8c986SHeiko Schocher #define CONFIG_FLASH_CFI_MTD
473eaf8c986SHeiko Schocher 
474eaf8c986SHeiko Schocher #define CONFIG_EXTRA_ENV_SETTINGS \
475eaf8c986SHeiko Schocher 	"netdev=" __stringify(CONFIG_NETDEV) "\0"			\
476eaf8c986SHeiko Schocher 	"ethprime=TSEC1\0"						\
477eaf8c986SHeiko Schocher 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
478eaf8c986SHeiko Schocher 	"tftpflash=tftpboot ${loadaddr} ${uboot}; "			\
479eaf8c986SHeiko Schocher 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
480eaf8c986SHeiko Schocher 		" +${filesize}; "					\
481eaf8c986SHeiko Schocher 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
482eaf8c986SHeiko Schocher 		" +${filesize}; "					\
483eaf8c986SHeiko Schocher 		"cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)	\
484eaf8c986SHeiko Schocher 		" ${filesize}; "					\
485eaf8c986SHeiko Schocher 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
486eaf8c986SHeiko Schocher 		" +${filesize}; "					\
487eaf8c986SHeiko Schocher 		"cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)	\
488eaf8c986SHeiko Schocher 		" ${filesize}\0"					\
489eaf8c986SHeiko Schocher 	"console=ttyS0\0"						\
490eaf8c986SHeiko Schocher 	"fdtaddr=0x780000\0"						\
491eaf8c986SHeiko Schocher 	"kernel_addr=ff800000\0"					\
492eaf8c986SHeiko Schocher 	"fdtfile=" __stringify(CONFIG_FDTFILE) "\0"			\
493eaf8c986SHeiko Schocher 	"setbootargs=setenv bootargs "					\
494eaf8c986SHeiko Schocher 		"root=${rootdev} rw console=${console},"		\
495eaf8c986SHeiko Schocher 			"${baudrate} ${othbootargs}\0"			\
496eaf8c986SHeiko Schocher 	"setipargs=setenv bootargs root=${rootdev} rw "			\
497eaf8c986SHeiko Schocher 			"nfsroot=${serverip}:${rootpath} "		\
498eaf8c986SHeiko Schocher 			"ip=${ipaddr}:${serverip}:${gatewayip}:"	\
499eaf8c986SHeiko Schocher 			"${netmask}:${hostname}:${netdev}:off "		\
500eaf8c986SHeiko Schocher 			"console=${console},${baudrate} ${othbootargs}\0" \
501eaf8c986SHeiko Schocher 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
502eaf8c986SHeiko Schocher 	"mtdids=" MTDIDS_DEFAULT "\0"					\
503eaf8c986SHeiko Schocher 	"mtdparts=" MTDPARTS_DEFAULT "\0"				\
504eaf8c986SHeiko Schocher 	"\0"
505eaf8c986SHeiko Schocher 
506eaf8c986SHeiko Schocher #define CONFIG_NFSBOOTCOMMAND						\
507eaf8c986SHeiko Schocher 	"setenv rootdev /dev/nfs;"					\
508eaf8c986SHeiko Schocher 	"run setipargs;run addmtd;"					\
509eaf8c986SHeiko Schocher 	"tftp ${loadaddr} ${bootfile};"				\
510eaf8c986SHeiko Schocher 	"tftp ${fdtaddr} ${fdtfile};"					\
511eaf8c986SHeiko Schocher 	"fdt addr ${fdtaddr};"						\
512eaf8c986SHeiko Schocher 	"bootm ${loadaddr} - ${fdtaddr}"
513eaf8c986SHeiko Schocher 
514eaf8c986SHeiko Schocher /* UBI Support */
515eaf8c986SHeiko Schocher 
516eaf8c986SHeiko Schocher /* bootcount support */
517eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_LIMIT
518eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_I2C
519eaf8c986SHeiko Schocher #define CONFIG_BOOTCOUNT_ALEN	1
520eaf8c986SHeiko Schocher #define CONFIG_SYS_BOOTCOUNT_ADDR	0x9
521eaf8c986SHeiko Schocher 
522*d835e91dSHeiko Schocher #define CONFIG_IMAGE_FORMAT_LEGACY
523eaf8c986SHeiko Schocher 
524eaf8c986SHeiko Schocher #endif	/* __CONFIG_H */
525