xref: /rk3399_rockchip-uboot/include/configs/hrcon.h (revision 1f20fc53b382ece8da7440f354b219deb7ed19df)
150dcf89dSDirk Eibach /*
250dcf89dSDirk Eibach  * (C) Copyright 2014
350dcf89dSDirk Eibach  * Dirk Eibach,  Guntermann & Drunck GmbH, eibach@gdsys.de
450dcf89dSDirk Eibach  *
550dcf89dSDirk Eibach  *
650dcf89dSDirk Eibach  * SPDX-License-Identifier:	GPL-2.0+
750dcf89dSDirk Eibach  */
850dcf89dSDirk Eibach 
950dcf89dSDirk Eibach #ifndef __CONFIG_H
1050dcf89dSDirk Eibach #define __CONFIG_H
1150dcf89dSDirk Eibach 
1250dcf89dSDirk Eibach /*
1350dcf89dSDirk Eibach  * High Level Configuration Options
1450dcf89dSDirk Eibach  */
1550dcf89dSDirk Eibach #define CONFIG_E300		1 /* E300 family */
1650dcf89dSDirk Eibach #define CONFIG_MPC83xx		1 /* MPC83xx family */
1750dcf89dSDirk Eibach #define CONFIG_MPC830x		1 /* MPC830x family */
1850dcf89dSDirk Eibach #define CONFIG_MPC8308		1 /* MPC8308 CPU specific */
1950dcf89dSDirk Eibach #define CONFIG_HRCON		1 /* HRCON board specific */
2050dcf89dSDirk Eibach 
2150dcf89dSDirk Eibach #define	CONFIG_SYS_TEXT_BASE	0xFE000000
2250dcf89dSDirk Eibach 
2350dcf89dSDirk Eibach #define CONFIG_BOARD_EARLY_INIT_R
2450dcf89dSDirk Eibach #define CONFIG_LAST_STAGE_INIT
2550dcf89dSDirk Eibach 
2650dcf89dSDirk Eibach #define CONFIG_FSL_ESDHC
2750dcf89dSDirk Eibach #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC83xx_ESDHC_ADDR
2850dcf89dSDirk Eibach 
2950dcf89dSDirk Eibach /*
3050dcf89dSDirk Eibach  * System Clock Setup
3150dcf89dSDirk Eibach  */
3250dcf89dSDirk Eibach #define CONFIG_83XX_CLKIN	33333333 /* in Hz */
3350dcf89dSDirk Eibach #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
3450dcf89dSDirk Eibach 
3550dcf89dSDirk Eibach /*
3650dcf89dSDirk Eibach  * Hardware Reset Configuration Word
3750dcf89dSDirk Eibach  * if CLKIN is 66.66MHz, then
3850dcf89dSDirk Eibach  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
3950dcf89dSDirk Eibach  * We choose the A type silicon as default, so the core is 400Mhz.
4050dcf89dSDirk Eibach  */
4150dcf89dSDirk Eibach #define CONFIG_SYS_HRCW_LOW (\
4250dcf89dSDirk Eibach 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
4350dcf89dSDirk Eibach 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
4450dcf89dSDirk Eibach 	HRCWL_SVCOD_DIV_2 |\
4550dcf89dSDirk Eibach 	HRCWL_CSB_TO_CLKIN_4X1 |\
4650dcf89dSDirk Eibach 	HRCWL_CORE_TO_CSB_3X1)
4750dcf89dSDirk Eibach /*
4850dcf89dSDirk Eibach  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
4950dcf89dSDirk Eibach  * in 8308's HRCWH according to the manual, but original Freescale's
5050dcf89dSDirk Eibach  * code has them and I've expirienced some problems using the board
5150dcf89dSDirk Eibach  * with BDI3000 attached when I've tried to set these bits to zero
5250dcf89dSDirk Eibach  * (UART doesn't work after the 'reset run' command).
5350dcf89dSDirk Eibach  */
5450dcf89dSDirk Eibach #define CONFIG_SYS_HRCW_HIGH (\
5550dcf89dSDirk Eibach 	HRCWH_PCI_HOST |\
5650dcf89dSDirk Eibach 	HRCWH_PCI1_ARBITER_ENABLE |\
5750dcf89dSDirk Eibach 	HRCWH_CORE_ENABLE |\
5850dcf89dSDirk Eibach 	HRCWH_FROM_0XFFF00100 |\
5950dcf89dSDirk Eibach 	HRCWH_BOOTSEQ_DISABLE |\
6050dcf89dSDirk Eibach 	HRCWH_SW_WATCHDOG_DISABLE |\
6150dcf89dSDirk Eibach 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6250dcf89dSDirk Eibach 	HRCWH_RL_EXT_LEGACY |\
6350dcf89dSDirk Eibach 	HRCWH_TSEC1M_IN_RGMII |\
6450dcf89dSDirk Eibach 	HRCWH_TSEC2M_IN_RGMII |\
6550dcf89dSDirk Eibach 	HRCWH_BIG_ENDIAN)
6650dcf89dSDirk Eibach 
6750dcf89dSDirk Eibach /*
6850dcf89dSDirk Eibach  * System IO Config
6950dcf89dSDirk Eibach  */
7050dcf89dSDirk Eibach #define CONFIG_SYS_SICRH (\
7150dcf89dSDirk Eibach 	SICRH_ESDHC_A_SD |\
7250dcf89dSDirk Eibach 	SICRH_ESDHC_B_SD |\
7350dcf89dSDirk Eibach 	SICRH_ESDHC_C_SD |\
7450dcf89dSDirk Eibach 	SICRH_GPIO_A_GPIO |\
7550dcf89dSDirk Eibach 	SICRH_GPIO_B_GPIO |\
7650dcf89dSDirk Eibach 	SICRH_IEEE1588_A_GPIO |\
7750dcf89dSDirk Eibach 	SICRH_USB |\
7850dcf89dSDirk Eibach 	SICRH_GTM_GPIO |\
7950dcf89dSDirk Eibach 	SICRH_IEEE1588_B_GPIO |\
8050dcf89dSDirk Eibach 	SICRH_ETSEC2_GPIO |\
8150dcf89dSDirk Eibach 	SICRH_GPIOSEL_1 |\
8250dcf89dSDirk Eibach 	SICRH_TMROBI_V3P3 |\
8350dcf89dSDirk Eibach 	SICRH_TSOBI1_V2P5 |\
8450dcf89dSDirk Eibach 	SICRH_TSOBI2_V2P5)	/* 0x0037f103 */
8550dcf89dSDirk Eibach #define CONFIG_SYS_SICRL (\
8650dcf89dSDirk Eibach 	SICRL_SPI_PF0 |\
8750dcf89dSDirk Eibach 	SICRL_UART_PF0 |\
8850dcf89dSDirk Eibach 	SICRL_IRQ_PF0 |\
8950dcf89dSDirk Eibach 	SICRL_I2C2_PF0 |\
9050dcf89dSDirk Eibach 	SICRL_ETSEC1_GTX_CLK125)	/* 0x00000000 */
9150dcf89dSDirk Eibach 
9250dcf89dSDirk Eibach /*
9350dcf89dSDirk Eibach  * IMMR new address
9450dcf89dSDirk Eibach  */
9550dcf89dSDirk Eibach #define CONFIG_SYS_IMMR		0xE0000000
9650dcf89dSDirk Eibach 
9750dcf89dSDirk Eibach /*
9850dcf89dSDirk Eibach  * SERDES
9950dcf89dSDirk Eibach  */
10050dcf89dSDirk Eibach #define CONFIG_FSL_SERDES
10150dcf89dSDirk Eibach #define CONFIG_FSL_SERDES1	0xe3000
10250dcf89dSDirk Eibach 
10350dcf89dSDirk Eibach /*
10450dcf89dSDirk Eibach  * Arbiter Setup
10550dcf89dSDirk Eibach  */
10650dcf89dSDirk Eibach #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
10750dcf89dSDirk Eibach #define CONFIG_SYS_ACR_RPTCNT	3 /* Arbiter repeat count is 4 */
10850dcf89dSDirk Eibach #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC emergency priority is highest */
10950dcf89dSDirk Eibach 
11050dcf89dSDirk Eibach /*
11150dcf89dSDirk Eibach  * DDR Setup
11250dcf89dSDirk Eibach  */
11350dcf89dSDirk Eibach #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
11450dcf89dSDirk Eibach #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
11550dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
11650dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
11750dcf89dSDirk Eibach #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
11850dcf89dSDirk Eibach 				| DDRCDR_PZ_LOZ \
11950dcf89dSDirk Eibach 				| DDRCDR_NZ_LOZ \
12050dcf89dSDirk Eibach 				| DDRCDR_ODT \
12150dcf89dSDirk Eibach 				| DDRCDR_Q_DRN)
12250dcf89dSDirk Eibach 				/* 0x7b880001 */
12350dcf89dSDirk Eibach /*
12450dcf89dSDirk Eibach  * Manually set up DDR parameters
12550dcf89dSDirk Eibach  * consist of one chip NT5TU64M16HG from NANYA
12650dcf89dSDirk Eibach  */
12750dcf89dSDirk Eibach 
12850dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SIZE		128 /* MB */
12950dcf89dSDirk Eibach 
13050dcf89dSDirk Eibach #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
13150dcf89dSDirk Eibach #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
13250dcf89dSDirk Eibach 				| CSCONFIG_ODT_RD_NEVER \
13350dcf89dSDirk Eibach 				| CSCONFIG_ODT_WR_ONLY_CURRENT \
13450dcf89dSDirk Eibach 				| CSCONFIG_BANK_BIT_3 \
13550dcf89dSDirk Eibach 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
13650dcf89dSDirk Eibach 				/* 0x80010102 */
13750dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_3	0
13850dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
13950dcf89dSDirk Eibach 				| (0 << TIMING_CFG0_WRT_SHIFT) \
14050dcf89dSDirk Eibach 				| (0 << TIMING_CFG0_RRT_SHIFT) \
14150dcf89dSDirk Eibach 				| (0 << TIMING_CFG0_WWT_SHIFT) \
14250dcf89dSDirk Eibach 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
14350dcf89dSDirk Eibach 				| (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
14450dcf89dSDirk Eibach 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
14550dcf89dSDirk Eibach 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
14650dcf89dSDirk Eibach 				/* 0x00260802 */
14750dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
14850dcf89dSDirk Eibach 				| (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
14950dcf89dSDirk Eibach 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
15050dcf89dSDirk Eibach 				| (7 << TIMING_CFG1_CASLAT_SHIFT) \
15150dcf89dSDirk Eibach 				| (9 << TIMING_CFG1_REFREC_SHIFT) \
15250dcf89dSDirk Eibach 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
15350dcf89dSDirk Eibach 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
15450dcf89dSDirk Eibach 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
15550dcf89dSDirk Eibach 				/* 0x26279222 */
15650dcf89dSDirk Eibach #define CONFIG_SYS_DDR_TIMING_2	((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
15750dcf89dSDirk Eibach 				| (4 << TIMING_CFG2_CPO_SHIFT) \
15850dcf89dSDirk Eibach 				| (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
15950dcf89dSDirk Eibach 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
16050dcf89dSDirk Eibach 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
16150dcf89dSDirk Eibach 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
16250dcf89dSDirk Eibach 				| (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
16350dcf89dSDirk Eibach 				/* 0x021848c5 */
16450dcf89dSDirk Eibach #define CONFIG_SYS_DDR_INTERVAL	((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
16550dcf89dSDirk Eibach 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
16650dcf89dSDirk Eibach 				/* 0x08240100 */
16750dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
16850dcf89dSDirk Eibach 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
16950dcf89dSDirk Eibach 				| SDRAM_CFG_DBW_16)
17050dcf89dSDirk Eibach 				/* 0x43100000 */
17150dcf89dSDirk Eibach 
17250dcf89dSDirk Eibach #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
17350dcf89dSDirk Eibach #define CONFIG_SYS_DDR_MODE		((0x0440 << SDRAM_MODE_ESD_SHIFT) \
17450dcf89dSDirk Eibach 				| (0x0242 << SDRAM_MODE_SD_SHIFT))
17550dcf89dSDirk Eibach 				/* ODT 150ohm CL=4, AL=0 on SDRAM */
17650dcf89dSDirk Eibach #define CONFIG_SYS_DDR_MODE2		0x00000000
17750dcf89dSDirk Eibach 
17850dcf89dSDirk Eibach /*
17950dcf89dSDirk Eibach  * Memory test
18050dcf89dSDirk Eibach  */
18150dcf89dSDirk Eibach #define CONFIG_SYS_MEMTEST_START	0x00001000 /* memtest region */
18250dcf89dSDirk Eibach #define CONFIG_SYS_MEMTEST_END		0x07f00000
18350dcf89dSDirk Eibach 
18450dcf89dSDirk Eibach /*
18550dcf89dSDirk Eibach  * The reserved memory
18650dcf89dSDirk Eibach  */
18750dcf89dSDirk Eibach #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE /* start of monitor */
18850dcf89dSDirk Eibach 
18950dcf89dSDirk Eibach #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
19050dcf89dSDirk Eibach #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
19150dcf89dSDirk Eibach 
19250dcf89dSDirk Eibach /*
19350dcf89dSDirk Eibach  * Initial RAM Base Address Setup
19450dcf89dSDirk Eibach  */
19550dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_LOCK	1
19650dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
19750dcf89dSDirk Eibach #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
19850dcf89dSDirk Eibach #define CONFIG_SYS_GBL_DATA_OFFSET	\
19950dcf89dSDirk Eibach 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
20050dcf89dSDirk Eibach 
20150dcf89dSDirk Eibach /*
20250dcf89dSDirk Eibach  * Local Bus Configuration & Clock Setup
20350dcf89dSDirk Eibach  */
20450dcf89dSDirk Eibach #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
20550dcf89dSDirk Eibach #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
20650dcf89dSDirk Eibach #define CONFIG_SYS_LBC_LBCR		0x00040000
20750dcf89dSDirk Eibach 
20850dcf89dSDirk Eibach /*
20950dcf89dSDirk Eibach  * FLASH on the Local Bus
21050dcf89dSDirk Eibach  */
21150dcf89dSDirk Eibach #if 1
21250dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
21350dcf89dSDirk Eibach #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
21450dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
21550dcf89dSDirk Eibach #define CONFIG_FLASH_CFI_LEGACY
21650dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_LEGACY_512Kx16
21750dcf89dSDirk Eibach #endif
21850dcf89dSDirk Eibach 
21950dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
22050dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_SIZE		8 /* FLASH size is up to 8M */
22150dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_PROTECTION	1 /* Use h/w Flash protection. */
22250dcf89dSDirk Eibach 
22350dcf89dSDirk Eibach /* Window base at flash base */
22450dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
22550dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_8MB)
22650dcf89dSDirk Eibach 
22750dcf89dSDirk Eibach #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
22850dcf89dSDirk Eibach 				| BR_PS_16	/* 16 bit port */ \
22950dcf89dSDirk Eibach 				| BR_MS_GPCM	/* MSEL = GPCM */ \
23050dcf89dSDirk Eibach 				| BR_V)		/* valid */
23150dcf89dSDirk Eibach #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
23250dcf89dSDirk Eibach 				| OR_UPM_XAM \
23350dcf89dSDirk Eibach 				| OR_GPCM_CSNT \
23450dcf89dSDirk Eibach 				| OR_GPCM_ACS_DIV2 \
23550dcf89dSDirk Eibach 				| OR_GPCM_XACS \
23650dcf89dSDirk Eibach 				| OR_GPCM_SCY_15 \
23750dcf89dSDirk Eibach 				| OR_GPCM_TRLX_SET \
23850dcf89dSDirk Eibach 				| OR_GPCM_EHTR_SET)
23950dcf89dSDirk Eibach 
24050dcf89dSDirk Eibach #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
24150dcf89dSDirk Eibach #define CONFIG_SYS_MAX_FLASH_SECT	135
24250dcf89dSDirk Eibach 
24350dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
24450dcf89dSDirk Eibach #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
24550dcf89dSDirk Eibach 
24650dcf89dSDirk Eibach /*
24750dcf89dSDirk Eibach  * FPGA
24850dcf89dSDirk Eibach  */
24950dcf89dSDirk Eibach #define CONFIG_SYS_FPGA0_BASE		0xE0600000
25050dcf89dSDirk Eibach #define CONFIG_SYS_FPGA0_SIZE		1 /* FPGA size is 1M */
25150dcf89dSDirk Eibach 
25250dcf89dSDirk Eibach /* Window base at FPGA base */
25350dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_FPGA0_BASE
25450dcf89dSDirk Eibach #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_1MB)
25550dcf89dSDirk Eibach 
25650dcf89dSDirk Eibach #define CONFIG_SYS_BR1_PRELIM	(CONFIG_SYS_FPGA0_BASE \
25750dcf89dSDirk Eibach 				| BR_PS_16	/* 16 bit port */ \
25850dcf89dSDirk Eibach 				| BR_MS_GPCM	/* MSEL = GPCM */ \
25950dcf89dSDirk Eibach 				| BR_V)		/* valid */
26050dcf89dSDirk Eibach #define CONFIG_SYS_OR1_PRELIM	(MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
26150dcf89dSDirk Eibach 				| OR_UPM_XAM \
26250dcf89dSDirk Eibach 				| OR_GPCM_CSNT \
26350dcf89dSDirk Eibach 				| OR_GPCM_ACS_DIV2 \
26450dcf89dSDirk Eibach 				| OR_GPCM_XACS \
26550dcf89dSDirk Eibach 				| OR_GPCM_SCY_15 \
26650dcf89dSDirk Eibach 				| OR_GPCM_TRLX_SET \
26750dcf89dSDirk Eibach 				| OR_GPCM_EHTR_SET)
26850dcf89dSDirk Eibach 
26950dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_BASE(k)		CONFIG_SYS_FPGA0_BASE
27050dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_DONE(k)		0x0010
27150dcf89dSDirk Eibach 
27250dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_COUNT		1
27350dcf89dSDirk Eibach 
27450dcf89dSDirk Eibach #define CONFIG_SYS_MCLINK_MAX		3
27550dcf89dSDirk Eibach 
27650dcf89dSDirk Eibach #define CONFIG_SYS_FPGA_PTR \
27750dcf89dSDirk Eibach 	{ (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
27850dcf89dSDirk Eibach 
27950dcf89dSDirk Eibach /*
28050dcf89dSDirk Eibach  * Serial Port
28150dcf89dSDirk Eibach  */
28250dcf89dSDirk Eibach #define CONFIG_CONS_INDEX	2
28350dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_SERIAL
28450dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_REG_SIZE	1
28550dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
28650dcf89dSDirk Eibach 
28750dcf89dSDirk Eibach #define CONFIG_SYS_BAUDRATE_TABLE  \
28850dcf89dSDirk Eibach 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
28950dcf89dSDirk Eibach 
29050dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
29150dcf89dSDirk Eibach #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
29250dcf89dSDirk Eibach 
29350dcf89dSDirk Eibach /* Pass open firmware flat tree */
29450dcf89dSDirk Eibach 
29550dcf89dSDirk Eibach /* I2C */
29650dcf89dSDirk Eibach #define CONFIG_SYS_I2C
29750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_FSL
29850dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_SPEED	400000
29950dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
30050dcf89dSDirk Eibach #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
30150dcf89dSDirk Eibach 
30250dcf89dSDirk Eibach #define CONFIG_PCA953X			/* NXP PCA9554 */
30350dcf89dSDirk Eibach #define CONFIG_PCA9698			/* NXP PCA9698 */
30450dcf89dSDirk Eibach 
30550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS
30650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH0
30750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_0		50000
30850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_0		0x7F
30950dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH1
31050dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_1		50000
31150dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_1		0x7F
31250dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH2
31350dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_2		50000
31450dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_2		0x7F
31550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH3
31650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_3		50000
31750dcf89dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_3		0x7F
31850dcf89dSDirk Eibach 
3197ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH
3207ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_DUAL
3217ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH0_1
3227ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_0_1		50000
3237ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_0_1		0x7F
3247ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH1_1
3257ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_1_1		50000
3267ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_1_1		0x7F
3277ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH2_1
3287ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_2_1		50000
3297ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_2_1		0x7F
3307ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_CH3_1
3317ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SPEED_3_1		50000
3327ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_IHS_SLAVE_3_1		0x7F
3337ed45d3dSDirk Eibach #endif
3347ed45d3dSDirk Eibach 
33550dcf89dSDirk Eibach /*
33650dcf89dSDirk Eibach  * Software (bit-bang) I2C driver configuration
33750dcf89dSDirk Eibach  */
33850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT
33950dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED		50000
34050dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE		0x7F
34150dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS2
34250dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_2		50000
34350dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_2		0x7F
34450dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS3
34550dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_3		50000
34650dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_3		0x7F
34750dcf89dSDirk Eibach #define I2C_SOFT_DECLARATIONS4
34850dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_4		50000
34950dcf89dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_4		0x7F
3507ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS5
3517ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_5		50000
3527ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_5		0x7F
3537ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS6
3547ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_6		50000
3557ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_6		0x7F
3567ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS7
3577ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_7		50000
3587ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_7		0x7F
3597ed45d3dSDirk Eibach #define I2C_SOFT_DECLARATIONS8
3607ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_8		50000
3617ed45d3dSDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_8		0x7F
362*5c3b6dc1SDirk Eibach 
363*5c3b6dc1SDirk Eibach #ifdef CONFIG_HRCON_DH
364*5c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS9
365*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_9		50000
366*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_9		0x7F
367*5c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS10
368*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_10		50000
369*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_10		0x7F
370*5c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS11
371*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_11		50000
372*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_11		0x7F
373*5c3b6dc1SDirk Eibach #define I2C_SOFT_DECLARATIONS12
374*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SPEED_12		50000
375*5c3b6dc1SDirk Eibach #define CONFIG_SYS_I2C_SOFT_SLAVE_12		0x7F
3767ed45d3dSDirk Eibach #endif
3777ed45d3dSDirk Eibach 
3787ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH
379*5c3b6dc1SDirk Eibach #define CONFIG_SYS_ICS8N3QV01_I2C		{13, 14, 15, 16, 17, 18, 19, 20}
3807ed45d3dSDirk Eibach #define CONFIG_SYS_DP501_I2C			{1, 3, 5, 7, 2, 4, 6, 8}
381*5c3b6dc1SDirk Eibach #define CONFIG_HRCON_FANS			{ {10, 0x4c}, {11, 0x4c}, \
382*5c3b6dc1SDirk Eibach 						  {12, 0x4c} }
3837ed45d3dSDirk Eibach #else
384*5c3b6dc1SDirk Eibach #define CONFIG_SYS_ICS8N3QV01_I2C		{9, 10, 11, 12}
38550dcf89dSDirk Eibach #define CONFIG_SYS_DP501_I2C			{1, 2, 3, 4}
386*5c3b6dc1SDirk Eibach #define CONFIG_HRCON_FANS			{ {6, 0x4c}, {7, 0x4c}, \
387*5c3b6dc1SDirk Eibach 						  {8, 0x4c} }
3887ed45d3dSDirk Eibach #endif
38950dcf89dSDirk Eibach 
39050dcf89dSDirk Eibach #ifndef __ASSEMBLY__
39150dcf89dSDirk Eibach void fpga_gpio_set(unsigned int bus, int pin);
39250dcf89dSDirk Eibach void fpga_gpio_clear(unsigned int bus, int pin);
39350dcf89dSDirk Eibach int fpga_gpio_get(unsigned int bus, int pin);
3947ed45d3dSDirk Eibach void fpga_control_set(unsigned int bus, int pin);
3957ed45d3dSDirk Eibach void fpga_control_clear(unsigned int bus, int pin);
39650dcf89dSDirk Eibach #endif
39750dcf89dSDirk Eibach 
398*5c3b6dc1SDirk Eibach #define I2C_SDA_GPIO	((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
399*5c3b6dc1SDirk Eibach #define I2C_SCL_GPIO	((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
400*5c3b6dc1SDirk Eibach #define I2C_FPGA_IDX	(I2C_ADAP_HWNR % 4)
401*5c3b6dc1SDirk Eibach 
4027ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH
4037ed45d3dSDirk Eibach #define I2C_ACTIVE \
4047ed45d3dSDirk Eibach 	do { \
405*5c3b6dc1SDirk Eibach 		if (I2C_ADAP_HWNR > 7) \
406*5c3b6dc1SDirk Eibach 			fpga_control_set(I2C_FPGA_IDX, 0x0004); \
4077ed45d3dSDirk Eibach 		else \
408*5c3b6dc1SDirk Eibach 			fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
4097ed45d3dSDirk Eibach 	} while (0)
4107ed45d3dSDirk Eibach #else
41150dcf89dSDirk Eibach #define I2C_ACTIVE	{ }
4127ed45d3dSDirk Eibach #endif
41350dcf89dSDirk Eibach #define I2C_TRISTATE	{ }
41450dcf89dSDirk Eibach #define I2C_READ \
415*5c3b6dc1SDirk Eibach 	(fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
41650dcf89dSDirk Eibach #define I2C_SDA(bit) \
41750dcf89dSDirk Eibach 	do { \
41850dcf89dSDirk Eibach 		if (bit) \
419*5c3b6dc1SDirk Eibach 			fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
42050dcf89dSDirk Eibach 		else \
421*5c3b6dc1SDirk Eibach 			fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
42250dcf89dSDirk Eibach 	} while (0)
42350dcf89dSDirk Eibach #define I2C_SCL(bit) \
42450dcf89dSDirk Eibach 	do { \
42550dcf89dSDirk Eibach 		if (bit) \
426*5c3b6dc1SDirk Eibach 			fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
42750dcf89dSDirk Eibach 		else \
428*5c3b6dc1SDirk Eibach 			fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
42950dcf89dSDirk Eibach 	} while (0)
43050dcf89dSDirk Eibach #define I2C_DELAY	udelay(25)	/* 1/4 I2C clock duration */
43150dcf89dSDirk Eibach 
43250dcf89dSDirk Eibach /*
43350dcf89dSDirk Eibach  * Software (bit-bang) MII driver configuration
43450dcf89dSDirk Eibach  */
43550dcf89dSDirk Eibach #define CONFIG_BITBANGMII		/* bit-bang MII PHY management */
43650dcf89dSDirk Eibach #define CONFIG_BITBANGMII_MULTI
43750dcf89dSDirk Eibach 
43850dcf89dSDirk Eibach /*
43950dcf89dSDirk Eibach  * OSD Setup
44050dcf89dSDirk Eibach  */
44150dcf89dSDirk Eibach #define CONFIG_SYS_OSD_SCREENS		1
44250dcf89dSDirk Eibach #define CONFIG_SYS_DP501_DIFFERENTIAL
44350dcf89dSDirk Eibach #define CONFIG_SYS_DP501_VCAPCTRL0	0x01 /* DDR mode 0, DE for H/VSYNC */
44450dcf89dSDirk Eibach 
4457ed45d3dSDirk Eibach #ifdef CONFIG_HRCON_DH
4467ed45d3dSDirk Eibach #define CONFIG_SYS_OSD_DH
4477ed45d3dSDirk Eibach #endif
4487ed45d3dSDirk Eibach 
44950dcf89dSDirk Eibach /*
45050dcf89dSDirk Eibach  * General PCI
45150dcf89dSDirk Eibach  * Addresses are mapped 1-1.
45250dcf89dSDirk Eibach  */
45350dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_BASE		0xA0000000
45450dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
45550dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
45650dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
45750dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
45850dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
45950dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
46050dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
46150dcf89dSDirk Eibach #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
46250dcf89dSDirk Eibach 
46350dcf89dSDirk Eibach /* enable PCIE clock */
46450dcf89dSDirk Eibach #define CONFIG_SYS_SCCR_PCIEXP1CM	1
46550dcf89dSDirk Eibach 
46650dcf89dSDirk Eibach #define CONFIG_PCI_INDIRECT_BRIDGE
46750dcf89dSDirk Eibach #define CONFIG_PCIE
46850dcf89dSDirk Eibach 
46950dcf89dSDirk Eibach #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
47050dcf89dSDirk Eibach #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
47150dcf89dSDirk Eibach 
47250dcf89dSDirk Eibach /*
47350dcf89dSDirk Eibach  * TSEC
47450dcf89dSDirk Eibach  */
47550dcf89dSDirk Eibach #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
47650dcf89dSDirk Eibach #define CONFIG_SYS_TSEC1_OFFSET	0x24000
47750dcf89dSDirk Eibach #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
47850dcf89dSDirk Eibach 
47950dcf89dSDirk Eibach /*
48050dcf89dSDirk Eibach  * TSEC ethernet configuration
48150dcf89dSDirk Eibach  */
48250dcf89dSDirk Eibach #define CONFIG_MII		1 /* MII PHY management */
48350dcf89dSDirk Eibach #define CONFIG_TSEC1
48450dcf89dSDirk Eibach #define CONFIG_TSEC1_NAME	"eTSEC0"
48550dcf89dSDirk Eibach #define TSEC1_PHY_ADDR		1
48650dcf89dSDirk Eibach #define TSEC1_PHYIDX		0
48750dcf89dSDirk Eibach #define TSEC1_FLAGS		TSEC_GIGABIT
48850dcf89dSDirk Eibach 
48950dcf89dSDirk Eibach /* Options are: eTSEC[0-1] */
49050dcf89dSDirk Eibach #define CONFIG_ETHPRIME		"eTSEC0"
49150dcf89dSDirk Eibach 
49250dcf89dSDirk Eibach /*
49350dcf89dSDirk Eibach  * Environment
49450dcf89dSDirk Eibach  */
49550dcf89dSDirk Eibach #if 1
49650dcf89dSDirk Eibach #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + \
49750dcf89dSDirk Eibach 				 CONFIG_SYS_MONITOR_LEN)
49850dcf89dSDirk Eibach #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K(one sector) for env */
49950dcf89dSDirk Eibach #define CONFIG_ENV_SIZE		0x2000
50050dcf89dSDirk Eibach #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
50150dcf89dSDirk Eibach #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
50250dcf89dSDirk Eibach #else
50350dcf89dSDirk Eibach #define CONFIG_ENV_SIZE		0x2000		/* 8KB */
50450dcf89dSDirk Eibach #endif
50550dcf89dSDirk Eibach 
50650dcf89dSDirk Eibach #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
50750dcf89dSDirk Eibach #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
50850dcf89dSDirk Eibach 
50950dcf89dSDirk Eibach /*
51050dcf89dSDirk Eibach  * Command line configuration.
51150dcf89dSDirk Eibach  */
51250dcf89dSDirk Eibach 
51350dcf89dSDirk Eibach #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
51450dcf89dSDirk Eibach #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
51550dcf89dSDirk Eibach 
51650dcf89dSDirk Eibach /*
51750dcf89dSDirk Eibach  * Miscellaneous configurable options
51850dcf89dSDirk Eibach  */
51950dcf89dSDirk Eibach #define CONFIG_SYS_LONGHELP		/* undef to save memory */
52050dcf89dSDirk Eibach #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
52150dcf89dSDirk Eibach #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
52250dcf89dSDirk Eibach 
52350dcf89dSDirk Eibach #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
52450dcf89dSDirk Eibach 
52550dcf89dSDirk Eibach #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
52650dcf89dSDirk Eibach 
52750dcf89dSDirk Eibach /*
52850dcf89dSDirk Eibach  * For booting Linux, the board info and command line data
52950dcf89dSDirk Eibach  * have to be in the first 256 MB of memory, since this is
53050dcf89dSDirk Eibach  * the maximum mapped by the Linux kernel during initialization.
53150dcf89dSDirk Eibach  */
53250dcf89dSDirk Eibach #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
53350dcf89dSDirk Eibach 
53450dcf89dSDirk Eibach /*
53550dcf89dSDirk Eibach  * Core HID Setup
53650dcf89dSDirk Eibach  */
53750dcf89dSDirk Eibach #define CONFIG_SYS_HID0_INIT	0x000000000
53850dcf89dSDirk Eibach #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
53950dcf89dSDirk Eibach 				 HID0_ENABLE_INSTRUCTION_CACHE | \
54050dcf89dSDirk Eibach 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
54150dcf89dSDirk Eibach #define CONFIG_SYS_HID2		HID2_HBE
54250dcf89dSDirk Eibach 
54350dcf89dSDirk Eibach /*
54450dcf89dSDirk Eibach  * MMU Setup
54550dcf89dSDirk Eibach  */
54650dcf89dSDirk Eibach 
54750dcf89dSDirk Eibach /* DDR: cache cacheable */
54850dcf89dSDirk Eibach #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
54950dcf89dSDirk Eibach 					BATL_MEMCOHERENCE)
55050dcf89dSDirk Eibach #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
55150dcf89dSDirk Eibach 					BATU_VS | BATU_VP)
55250dcf89dSDirk Eibach #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
55350dcf89dSDirk Eibach #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
55450dcf89dSDirk Eibach 
55550dcf89dSDirk Eibach /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
55650dcf89dSDirk Eibach #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR | BATL_PP_RW | \
55750dcf89dSDirk Eibach 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
55850dcf89dSDirk Eibach #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
55950dcf89dSDirk Eibach 					BATU_VP)
56050dcf89dSDirk Eibach #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
56150dcf89dSDirk Eibach #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
56250dcf89dSDirk Eibach 
56350dcf89dSDirk Eibach /* FLASH: icache cacheable, but dcache-inhibit and guarded */
56450dcf89dSDirk Eibach #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
56550dcf89dSDirk Eibach 					BATL_MEMCOHERENCE)
56650dcf89dSDirk Eibach #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
56750dcf89dSDirk Eibach 					BATU_VS | BATU_VP)
56850dcf89dSDirk Eibach #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
56950dcf89dSDirk Eibach 					BATL_CACHEINHIBIT | \
57050dcf89dSDirk Eibach 					BATL_GUARDEDSTORAGE)
57150dcf89dSDirk Eibach #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
57250dcf89dSDirk Eibach 
57350dcf89dSDirk Eibach /* Stack in dcache: cacheable, no memory coherence */
57450dcf89dSDirk Eibach #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
57550dcf89dSDirk Eibach #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
57650dcf89dSDirk Eibach 					BATU_VS | BATU_VP)
57750dcf89dSDirk Eibach #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
57850dcf89dSDirk Eibach #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
57950dcf89dSDirk Eibach 
58050dcf89dSDirk Eibach /*
58150dcf89dSDirk Eibach  * Environment Configuration
58250dcf89dSDirk Eibach  */
58350dcf89dSDirk Eibach 
58450dcf89dSDirk Eibach #define CONFIG_ENV_OVERWRITE
58550dcf89dSDirk Eibach 
58650dcf89dSDirk Eibach #if defined(CONFIG_TSEC_ENET)
58750dcf89dSDirk Eibach #define CONFIG_HAS_ETH0
58850dcf89dSDirk Eibach #endif
58950dcf89dSDirk Eibach 
59050dcf89dSDirk Eibach #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
59150dcf89dSDirk Eibach 
59250dcf89dSDirk Eibach 
59350dcf89dSDirk Eibach #define CONFIG_HOSTNAME		hrcon
59450dcf89dSDirk Eibach #define CONFIG_ROOTPATH		"/opt/nfsroot"
59550dcf89dSDirk Eibach #define CONFIG_BOOTFILE		"uImage"
59650dcf89dSDirk Eibach 
59750dcf89dSDirk Eibach #define CONFIG_PREBOOT		/* enable preboot variable */
59850dcf89dSDirk Eibach 
59950dcf89dSDirk Eibach #define	CONFIG_EXTRA_ENV_SETTINGS					\
60050dcf89dSDirk Eibach 	"netdev=eth0\0"							\
60150dcf89dSDirk Eibach 	"consoledev=ttyS1\0"						\
60250dcf89dSDirk Eibach 	"u-boot=u-boot.bin\0"						\
60350dcf89dSDirk Eibach 	"kernel_addr=1000000\0"					\
60450dcf89dSDirk Eibach 	"fdt_addr=C00000\0"						\
60550dcf89dSDirk Eibach 	"fdtfile=hrcon.dtb\0"				\
60650dcf89dSDirk Eibach 	"load=tftp ${loadaddr} ${u-boot}\0"				\
60750dcf89dSDirk Eibach 	"update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)	\
60850dcf89dSDirk Eibach 		" +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
60950dcf89dSDirk Eibach 		" +${filesize};cp.b ${fileaddr} "			\
61050dcf89dSDirk Eibach 		__stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"	\
61150dcf89dSDirk Eibach 	"upd=run load update\0"						\
61250dcf89dSDirk Eibach 
61350dcf89dSDirk Eibach #define CONFIG_NFSBOOTCOMMAND						\
61450dcf89dSDirk Eibach 	"setenv bootargs root=/dev/nfs rw "				\
61550dcf89dSDirk Eibach 	"nfsroot=$serverip:$rootpath "					\
61650dcf89dSDirk Eibach 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
61750dcf89dSDirk Eibach 	"console=$consoledev,$baudrate $othbootargs;"			\
61850dcf89dSDirk Eibach 	"tftp ${kernel_addr} $bootfile;"				\
61950dcf89dSDirk Eibach 	"tftp ${fdt_addr} $fdtfile;"					\
62050dcf89dSDirk Eibach 	"bootm ${kernel_addr} - ${fdt_addr}"
62150dcf89dSDirk Eibach 
62250dcf89dSDirk Eibach #define CONFIG_MMCBOOTCOMMAND						\
62350dcf89dSDirk Eibach 	"setenv bootargs root=/dev/mmcblk0p3 rw rootwait "		\
62450dcf89dSDirk Eibach 	"console=$consoledev,$baudrate $othbootargs;"			\
62550dcf89dSDirk Eibach 	"ext2load mmc 0:2 ${kernel_addr} $bootfile;"			\
62650dcf89dSDirk Eibach 	"ext2load mmc 0:2 ${fdt_addr} $fdtfile;"			\
62750dcf89dSDirk Eibach 	"bootm ${kernel_addr} - ${fdt_addr}"
62850dcf89dSDirk Eibach 
62950dcf89dSDirk Eibach #define CONFIG_BOOTCOMMAND		CONFIG_MMCBOOTCOMMAND
63050dcf89dSDirk Eibach 
63150dcf89dSDirk Eibach #endif	/* __CONFIG_H */
632