xref: /rk3399_rockchip-uboot/include/configs/espt.h (revision 78d1e1d0a157c8b48ea19be6170b992745d30f38)
1 /*
2  * Configuation settings for the ESPT-GIGA board
3  *
4  * Copyright (C) 2008 Renesas Solutions Corp.
5  * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #ifndef __ESPT_H
11 #define __ESPT_H
12 
13 #define CONFIG_CPU_SH7763	1
14 #define CONFIG_ESPT	1
15 #define __LITTLE_ENDIAN		1
16 
17 /*
18  * Command line configuration.
19  */
20 #define CONFIG_CMD_SDRAM
21 #define CONFIG_CMD_MII
22 #define CONFIG_CMD_ENV
23 
24 #define CONFIG_BOOTDELAY        -1
25 #define CONFIG_BOOTARGS         "console=ttySC0,115200 root=1f01"
26 #define CONFIG_ENV_OVERWRITE    1
27 
28 #define CONFIG_VERSION_VARIABLE
29 #undef  CONFIG_SHOW_BOOT_PROGRESS
30 
31 /* SCIF */
32 #define CONFIG_SCIF_CONSOLE		1
33 #define CONFIG_BAUDRATE         115200
34 #define CONFIG_CONS_SCIF0		1
35 
36 #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
37 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
38 #define CONFIG_SYS_CBSIZE		256	/* Buffer size for input from the Console */
39 #define CONFIG_SYS_PBSIZE		256	/* Buffer size for Console output */
40 #define CONFIG_SYS_MAXARGS		16	/* max args accepted for monitor commands */
41 #define CONFIG_SYS_BARGSIZE	512	/* Buffer size for Boot Arguments
42 								passed to kernel */
43 #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate
44 												settings for this board */
45 
46 /* SDRAM */
47 #define CONFIG_SYS_SDRAM_BASE		(0x8C000000)
48 #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
49 #define CONFIG_SYS_MEMTEST_START	(CONFIG_SYS_SDRAM_BASE)
50 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
51 
52 /* Flash(NOR) S29JL064H */
53 #define CONFIG_SYS_FLASH_BASE		(0xA0000000)
54 #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT)
55 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
56 #define CONFIG_SYS_MAX_FLASH_SECT  (150)
57 
58 /* U-Boot setting */
59 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
60 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
61 #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
62 /* Size of DRAM reserved for malloc() use */
63 #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
64 #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
65 
66 #define CONFIG_SYS_FLASH_CFI
67 #define CONFIG_FLASH_CFI_DRIVER
68 #undef  CONFIG_SYS_FLASH_QUIET_TEST
69 #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
70 /* Timeout for Flash erase operations (in ms) */
71 #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
72 /* Timeout for Flash write operations (in ms) */
73 #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
74 /* Timeout for Flash set sector lock bit operations (in ms) */
75 #define CONFIG_SYS_FLASH_LOCK_TOUT		(3 * 1000)
76 /* Timeout for Flash clear lock bit operations (in ms) */
77 #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
78 /* Use hardware flash sectors protection instead of U-Boot software protection */
79 #undef  CONFIG_SYS_FLASH_PROTECTION
80 #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
81 #define CONFIG_ENV_IS_IN_FLASH
82 #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
83 #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
84 #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
85 /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
86 #define CONFIG_ENV_OFFSET		(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
87 #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
88 #define CONFIG_ENV_ADDR_REDUND	(CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
89 
90 /* Clock */
91 #define CONFIG_SYS_CLK_FREQ	66666666
92 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
93 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
94 #define CONFIG_SYS_TMU_CLK_DIV      4
95 
96 /* Ether */
97 #define CONFIG_SH_ETHER 1
98 #define CONFIG_SH_ETHER_USE_PORT (1)
99 #define CONFIG_SH_ETHER_PHY_ADDR (0x00)
100 #define CONFIG_PHYLIB
101 #define CONFIG_BITBANGMII
102 #define CONFIG_BITBANGMII_MULTI
103 #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
104 
105 #endif /* __SH7763RDP_H */
106