xref: /rk3399_rockchip-uboot/include/configs/edminiv2.h (revision fc843a02acad62e231a3e779cebd1712688146fc)
1ce9c227cSAlbert Aribaud /*
257b4bce9SAlbert ARIBAUD  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3ce9c227cSAlbert Aribaud  *
4ce9c227cSAlbert Aribaud  * Based on original Kirkwood support which is
5ce9c227cSAlbert Aribaud  * (C) Copyright 2009
6ce9c227cSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
7ce9c227cSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8ce9c227cSAlbert Aribaud  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10ce9c227cSAlbert Aribaud  */
11ce9c227cSAlbert Aribaud 
12ce9c227cSAlbert Aribaud #ifndef _CONFIG_EDMINIV2_H
13ce9c227cSAlbert Aribaud #define _CONFIG_EDMINIV2_H
14ce9c227cSAlbert Aribaud 
15ce9c227cSAlbert Aribaud /*
169608e7deSAlbert ARIBAUD  * SPL
179608e7deSAlbert ARIBAUD  */
189608e7deSAlbert ARIBAUD 
199608e7deSAlbert ARIBAUD #define CONFIG_SPL_FRAMEWORK
209608e7deSAlbert ARIBAUD #define CONFIG_SPL_TEXT_BASE		0xffff0000
219608e7deSAlbert ARIBAUD #define CONFIG_SPL_MAX_SIZE		0x0000fff0
229608e7deSAlbert ARIBAUD #define CONFIG_SPL_STACK		0x00020000
239608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_START_ADDR	0x00020000
249608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_MAX_SIZE		0x0001ffff
259608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_START	0x00040000
269608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_SIZE	0x0001ffff
279608e7deSAlbert ARIBAUD #define CONFIG_SPL_LDSCRIPT            "$(CPUDIR)/orion5x/u-boot-spl.lds"
289608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_BASE		0xfff90000
299608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_START		0x00800000
309608e7deSAlbert ARIBAUD #define CONFIG_SYS_TEXT_BASE 		0x00800000
319608e7deSAlbert ARIBAUD 
329608e7deSAlbert ARIBAUD /*
33ce9c227cSAlbert Aribaud  * High Level Configuration Options (easy to change)
34ce9c227cSAlbert Aribaud  */
35ce9c227cSAlbert Aribaud 
36ce9c227cSAlbert Aribaud #define CONFIG_MARVELL		1
37ce9c227cSAlbert Aribaud #define CONFIG_FEROCEON		1	/* CPU Core subversion */
38ce9c227cSAlbert Aribaud #define CONFIG_88F5182		1	/* SOC Name */
39ce9c227cSAlbert Aribaud #define CONFIG_MACH_EDMINIV2	1	/* Machine type */
40ce9c227cSAlbert Aribaud 
415ff8b354SLei Wen #include <asm/arch/orion5x.h>
42ce9c227cSAlbert Aribaud /*
43ce9c227cSAlbert Aribaud  * CLKs configurations
44ce9c227cSAlbert Aribaud  */
45ce9c227cSAlbert Aribaud 
46ce9c227cSAlbert Aribaud /*
47ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x MPP low level init:
48ce9c227cSAlbert Aribaud  * - MPPs 12 to 15 are SATA LEDs (mode 5)
49ce9c227cSAlbert Aribaud  * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
50ce9c227cSAlbert Aribaud  *   MPP16 to MPP19, mode 0 for others
51ce9c227cSAlbert Aribaud  */
52ce9c227cSAlbert Aribaud 
53ce9c227cSAlbert Aribaud #define ORION5X_MPP0_7		0x00000003
54ce9c227cSAlbert Aribaud #define ORION5X_MPP8_15		0x55550000
55ecaf3af2SAlbert Aribaud #define ORION5X_MPP16_23	0x00005555
56ce9c227cSAlbert Aribaud 
57ce9c227cSAlbert Aribaud /*
58ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x GPIO low level init:
59ce9c227cSAlbert Aribaud  * - GPIO3 is input (RTC interrupt)
60ce9c227cSAlbert Aribaud  * - GPIO16 is Power LED control (0 = on, 1 = off)
61ce9c227cSAlbert Aribaud  * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
62ce9c227cSAlbert Aribaud  * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
63491f6c2fSAlbert ARIBAUD  * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
64491f6c2fSAlbert ARIBAUD  * - GPIO22 is SATA disk power status ()
65491f6c2fSAlbert ARIBAUD  * - GPIO23 is supply status for SATA disk ()
66491f6c2fSAlbert ARIBAUD  * - GPIO24 is supply control for board (write 1 to power off)
67491f6c2fSAlbert ARIBAUD  * Last GPIO is 25, further bits are supposed to be 0.
68ce9c227cSAlbert Aribaud  * Enable mask has ones for INPUT, 0 for OUTPUT.
69491f6c2fSAlbert ARIBAUD  * Default is LED ON, board ON :)
70ce9c227cSAlbert Aribaud  */
71ce9c227cSAlbert Aribaud 
72491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_ENABLE		0xfef4f0ca
73491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_VALUE		0x00000000
74491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_IN_POLARITY	0x000000d0
75ce9c227cSAlbert Aribaud 
76ce9c227cSAlbert Aribaud /*
77ce9c227cSAlbert Aribaud  * NS16550 Configuration
78ce9c227cSAlbert Aribaud  */
79ce9c227cSAlbert Aribaud 
80ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_SERIAL
81ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
82ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_TCLK
83ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_COM1		ORION5X_UART0_BASE
84ce9c227cSAlbert Aribaud 
85ce9c227cSAlbert Aribaud /*
86ce9c227cSAlbert Aribaud  * Serial Port configuration
87ce9c227cSAlbert Aribaud  * The following definitions let you select what serial you want to use
88ce9c227cSAlbert Aribaud  * for your console driver.
89ce9c227cSAlbert Aribaud  */
90ce9c227cSAlbert Aribaud 
91ce9c227cSAlbert Aribaud #define CONFIG_CONS_INDEX	1	/*Console on UART0 */
92ce9c227cSAlbert Aribaud #define CONFIG_SYS_BAUDRATE_TABLE \
93ce9c227cSAlbert Aribaud 	{ 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
94ce9c227cSAlbert Aribaud 
95ce9c227cSAlbert Aribaud /*
96ce9c227cSAlbert Aribaud  * FLASH configuration
97ce9c227cSAlbert Aribaud  */
98ce9c227cSAlbert Aribaud 
99ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_CFI
100ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_DRIVER
101ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_BANKS	1  /* max num of flash banks       */
102ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_SECT	11 /* max num of sects on one chip */
103ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_BASE		0xfff80000
104ce9c227cSAlbert Aribaud 
105ce9c227cSAlbert Aribaud /* auto boot */
106ce9c227cSAlbert Aribaud 
107ce9c227cSAlbert Aribaud /*
108ce9c227cSAlbert Aribaud  * For booting Linux, the board info and command line data
109ce9c227cSAlbert Aribaud  * have to be in the first 8 MB of memory, since this is
110ce9c227cSAlbert Aribaud  * the maximum mapped by the Linux kernel during initialization.
111ce9c227cSAlbert Aribaud  */
112ce9c227cSAlbert Aribaud #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
113ce9c227cSAlbert Aribaud #define CONFIG_INITRD_TAG	1	/* enable INITRD tag */
114ce9c227cSAlbert Aribaud #define CONFIG_SETUP_MEMORY_TAGS 1	/* enable memory tag */
115ce9c227cSAlbert Aribaud 
116ce9c227cSAlbert Aribaud #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buff Size */
117ce9c227cSAlbert Aribaud #define	CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
118ce9c227cSAlbert Aribaud 		+sizeof(CONFIG_SYS_PROMPT) + 16)	/* Print Buff */
119ce9c227cSAlbert Aribaud /*
120ef0f2f57SJoe Hershberger  * Commands configuration
121ce9c227cSAlbert Aribaud  */
122ab9164d0SAlbert Aribaud 
123ce9c227cSAlbert Aribaud /*
124ab9164d0SAlbert Aribaud  * Network
125ce9c227cSAlbert Aribaud  */
126ab9164d0SAlbert Aribaud 
127ab9164d0SAlbert Aribaud #ifdef CONFIG_CMD_NET
128ab9164d0SAlbert Aribaud #define CONFIG_MVGBE				/* Enable Marvell GbE Driver */
129ab9164d0SAlbert Aribaud #define CONFIG_MVGBE_PORTS	{1}		/* enable port 0 only */
130ab9164d0SAlbert Aribaud #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION	/* don't randomize MAC */
131ab9164d0SAlbert Aribaud #define CONFIG_PHY_BASE_ADR	0x8
132ab9164d0SAlbert Aribaud #define CONFIG_RESET_PHY_R	/* use reset_phy() to init mv8831116 PHY */
133ab9164d0SAlbert Aribaud #define CONFIG_NETCONSOLE	/* include NetConsole support   */
134ab9164d0SAlbert Aribaud #define	CONFIG_MII		/* expose smi ove miiphy interface */
135ab9164d0SAlbert Aribaud #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN	/* detect link using phy */
136ab9164d0SAlbert Aribaud #define CONFIG_ENV_OVERWRITE	/* ethaddr can be reprogrammed */
137ab9164d0SAlbert Aribaud #endif
138ce9c227cSAlbert Aribaud 
139ce9c227cSAlbert Aribaud /*
140ecaf3af2SAlbert Aribaud  * IDE
141ecaf3af2SAlbert Aribaud  */
142*fc843a02SSimon Glass #ifdef CONFIG_IDE
143ecaf3af2SAlbert Aribaud #define __io
144ecaf3af2SAlbert Aribaud #define CONFIG_IDE_PREINIT
145ecaf3af2SAlbert Aribaud /* ED Mini V has an IDE-compatible SATA connector for port 1 */
146ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE
147ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE_USE_PORT1
148ecaf3af2SAlbert Aribaud /* Needs byte-swapping for ATA data register */
149ecaf3af2SAlbert Aribaud #define CONFIG_IDE_SWAP_IO
150ecaf3af2SAlbert Aribaud /* Data, registers and alternate blocks are at the same offset */
151ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_DATA_OFFSET	(0x0100)
152ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_REG_OFFSET	(0x0100)
153ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_ALT_OFFSET	(0x0100)
154ecaf3af2SAlbert Aribaud /* Each 8-bit ATA register is aligned to a 4-bytes address */
155ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_STRIDE		4
156ecaf3af2SAlbert Aribaud /* Controller supports 48-bits LBA addressing */
157ecaf3af2SAlbert Aribaud #define CONFIG_LBA48
158ecaf3af2SAlbert Aribaud /* A single bus, a single device */
159ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXBUS		1
160ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXDEVICE	1
161ecaf3af2SAlbert Aribaud /* ATA registers base is at SATA controller base */
162ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_BASE_ADDR	ORION5X_SATA_BASE
163ecaf3af2SAlbert Aribaud /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
164ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_IDE0_OFFSET	ORION5X_SATA_PORT1_OFFSET
165ecaf3af2SAlbert Aribaud /* end of IDE defines */
166ecaf3af2SAlbert Aribaud #endif /* CMD_IDE */
167ecaf3af2SAlbert Aribaud 
168ecaf3af2SAlbert Aribaud /*
16981a6c009SAlbert ARIBAUD  * Common USB/EHCI configuration
17081a6c009SAlbert ARIBAUD  */
17181a6c009SAlbert ARIBAUD #ifdef CONFIG_CMD_USB
17281a6c009SAlbert ARIBAUD #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
17381a6c009SAlbert ARIBAUD #define CONFIG_SUPPORT_VFAT
17481a6c009SAlbert ARIBAUD #endif /* CONFIG_CMD_USB */
17581a6c009SAlbert ARIBAUD 
17681a6c009SAlbert ARIBAUD /*
177c2ca44c2SAlbert Aribaud  * I2C related stuff
178c2ca44c2SAlbert Aribaud  */
179c2ca44c2SAlbert Aribaud #ifdef CONFIG_CMD_I2C
1800db2bbdcSHans de Goede #define CONFIG_SYS_I2C
1810db2bbdcSHans de Goede #define CONFIG_SYS_I2C_MVTWSI
182dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0		ORION5X_TWSI_BASE
183c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SLAVE		0x0
184c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SPEED		100000
185c2ca44c2SAlbert Aribaud #endif
186c2ca44c2SAlbert Aribaud 
187c2ca44c2SAlbert Aribaud /*
188ce9c227cSAlbert Aribaud  *  Environment variables configurations
189ce9c227cSAlbert Aribaud  */
190ce9c227cSAlbert Aribaud #define CONFIG_ENV_IS_IN_FLASH		1
191ce9c227cSAlbert Aribaud #define CONFIG_ENV_SECT_SIZE		0x2000	/* 16K */
192ce9c227cSAlbert Aribaud #define CONFIG_ENV_SIZE			0x2000
193ce9c227cSAlbert Aribaud #define CONFIG_ENV_OFFSET		0x4000	/* env starts here */
194ce9c227cSAlbert Aribaud 
195ce9c227cSAlbert Aribaud /*
196ce9c227cSAlbert Aribaud  * Size of malloc() pool
197ce9c227cSAlbert Aribaud  */
19884fb04b6SAlbert ARIBAUD #define CONFIG_SYS_MALLOC_LEN	(1024 * 256) /* 256kB for malloc() */
199ce9c227cSAlbert Aribaud 
200ce9c227cSAlbert Aribaud /*
201ce9c227cSAlbert Aribaud  * Other required minimal configurations
202ce9c227cSAlbert Aribaud  */
203ce9c227cSAlbert Aribaud #define CONFIG_ARCH_CPU_INIT		/* call arch_cpu_init() */
204ce9c227cSAlbert Aribaud #define CONFIG_NR_DRAM_BANKS		1
205ce9c227cSAlbert Aribaud 
206ce9c227cSAlbert Aribaud #define CONFIG_SYS_LOAD_ADDR		0x00800000
207ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_START	0x00400000
208ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_END		0x007fffff
209ce9c227cSAlbert Aribaud #define CONFIG_SYS_RESET_ADDRESS	0xffff0000
210ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAXARGS		16
211ce9c227cSAlbert Aribaud 
212a203a7c8SAlbert ARIBAUD /* Enable command line editing */
213a203a7c8SAlbert ARIBAUD #define CONFIG_CMDLINE_EDITING
214a203a7c8SAlbert ARIBAUD 
215a203a7c8SAlbert ARIBAUD /* provide extensive help */
216a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_LONGHELP
217a203a7c8SAlbert ARIBAUD 
2180693923cSAlbert Aribaud /* additions for new relocation code, must be added to all boards */
2190693923cSAlbert Aribaud #define CONFIG_SYS_SDRAM_BASE		0
2200693923cSAlbert Aribaud #define CONFIG_SYS_INIT_SP_ADDR	\
22125ddd1fbSWolfgang Denk 	(CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
2220693923cSAlbert Aribaud 
223ce9c227cSAlbert Aribaud #endif /* _CONFIG_EDMINIV2_H */
224