1ce9c227cSAlbert Aribaud /* 257b4bce9SAlbert ARIBAUD * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> 3ce9c227cSAlbert Aribaud * 4ce9c227cSAlbert Aribaud * Based on original Kirkwood support which is 5ce9c227cSAlbert Aribaud * (C) Copyright 2009 6ce9c227cSAlbert Aribaud * Marvell Semiconductor <www.marvell.com> 7ce9c227cSAlbert Aribaud * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 8ce9c227cSAlbert Aribaud * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10ce9c227cSAlbert Aribaud */ 11ce9c227cSAlbert Aribaud 12ce9c227cSAlbert Aribaud #ifndef _CONFIG_EDMINIV2_H 13ce9c227cSAlbert Aribaud #define _CONFIG_EDMINIV2_H 14ce9c227cSAlbert Aribaud 15e9161788SAlbert ARIBAUD /* general settings */ 16e9161788SAlbert ARIBAUD #define CONFIG_SYS_GENERIC_BOARD 17e9161788SAlbert ARIBAUD 18ce9c227cSAlbert Aribaud /* 199608e7deSAlbert ARIBAUD * SPL 209608e7deSAlbert ARIBAUD */ 219608e7deSAlbert ARIBAUD 229608e7deSAlbert ARIBAUD #define CONFIG_SPL_FRAMEWORK 239608e7deSAlbert ARIBAUD #define CONFIG_SPL_LIBGENERIC_SUPPORT 249608e7deSAlbert ARIBAUD #define CONFIG_SPL_LIBCOMMON_SUPPORT 259608e7deSAlbert ARIBAUD #define CONFIG_SPL_SERIAL_SUPPORT 269608e7deSAlbert ARIBAUD #define CONFIG_SPL_NOR_SUPPORT 279608e7deSAlbert ARIBAUD #define CONFIG_SPL_TEXT_BASE 0xffff0000 289608e7deSAlbert ARIBAUD #define CONFIG_SPL_MAX_SIZE 0x0000fff0 299608e7deSAlbert ARIBAUD #define CONFIG_SPL_STACK 0x00020000 309608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_START_ADDR 0x00020000 319608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff 329608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_START 0x00040000 339608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff 349608e7deSAlbert ARIBAUD #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/orion5x/u-boot-spl.lds" 359608e7deSAlbert ARIBAUD #define CONFIG_SPL_BOARD_INIT 369608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_BASE 0xfff90000 379608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_START 0x00800000 389608e7deSAlbert ARIBAUD #define CONFIG_SYS_TEXT_BASE 0x00800000 399608e7deSAlbert ARIBAUD 409608e7deSAlbert ARIBAUD /* 41ce9c227cSAlbert Aribaud * Version number information 42ce9c227cSAlbert Aribaud */ 43ce9c227cSAlbert Aribaud 44ce9c227cSAlbert Aribaud #define CONFIG_IDENT_STRING " EDMiniV2" 45ce9c227cSAlbert Aribaud 46ce9c227cSAlbert Aribaud /* 47ce9c227cSAlbert Aribaud * High Level Configuration Options (easy to change) 48ce9c227cSAlbert Aribaud */ 49ce9c227cSAlbert Aribaud 50ce9c227cSAlbert Aribaud #define CONFIG_MARVELL 1 51ce9c227cSAlbert Aribaud #define CONFIG_FEROCEON 1 /* CPU Core subversion */ 52ce9c227cSAlbert Aribaud #define CONFIG_88F5182 1 /* SOC Name */ 53ce9c227cSAlbert Aribaud #define CONFIG_MACH_EDMINIV2 1 /* Machine type */ 54ce9c227cSAlbert Aribaud 555ff8b354SLei Wen #include <asm/arch/orion5x.h> 56ce9c227cSAlbert Aribaud /* 57ce9c227cSAlbert Aribaud * CLKs configurations 58ce9c227cSAlbert Aribaud */ 59ce9c227cSAlbert Aribaud 60ce9c227cSAlbert Aribaud /* 61ce9c227cSAlbert Aribaud * Board-specific values for Orion5x MPP low level init: 62ce9c227cSAlbert Aribaud * - MPPs 12 to 15 are SATA LEDs (mode 5) 63ce9c227cSAlbert Aribaud * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for 64ce9c227cSAlbert Aribaud * MPP16 to MPP19, mode 0 for others 65ce9c227cSAlbert Aribaud */ 66ce9c227cSAlbert Aribaud 67ce9c227cSAlbert Aribaud #define ORION5X_MPP0_7 0x00000003 68ce9c227cSAlbert Aribaud #define ORION5X_MPP8_15 0x55550000 69ecaf3af2SAlbert Aribaud #define ORION5X_MPP16_23 0x00005555 70ce9c227cSAlbert Aribaud 71ce9c227cSAlbert Aribaud /* 72ce9c227cSAlbert Aribaud * Board-specific values for Orion5x GPIO low level init: 73ce9c227cSAlbert Aribaud * - GPIO3 is input (RTC interrupt) 74ce9c227cSAlbert Aribaud * - GPIO16 is Power LED control (0 = on, 1 = off) 75ce9c227cSAlbert Aribaud * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16) 76ce9c227cSAlbert Aribaud * - GPIO18 is Power Button status (0 = Released, 1 = Pressed) 77491f6c2fSAlbert ARIBAUD * - GPIO19 is SATA disk power toggle (toggles on 0-to-1) 78491f6c2fSAlbert ARIBAUD * - GPIO22 is SATA disk power status () 79491f6c2fSAlbert ARIBAUD * - GPIO23 is supply status for SATA disk () 80491f6c2fSAlbert ARIBAUD * - GPIO24 is supply control for board (write 1 to power off) 81491f6c2fSAlbert ARIBAUD * Last GPIO is 25, further bits are supposed to be 0. 82ce9c227cSAlbert Aribaud * Enable mask has ones for INPUT, 0 for OUTPUT. 83491f6c2fSAlbert ARIBAUD * Default is LED ON, board ON :) 84ce9c227cSAlbert Aribaud */ 85ce9c227cSAlbert Aribaud 86491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca 87491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_VALUE 0x00000000 88491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_IN_POLARITY 0x000000d0 89ce9c227cSAlbert Aribaud 90ce9c227cSAlbert Aribaud /* 91ce9c227cSAlbert Aribaud * NS16550 Configuration 92ce9c227cSAlbert Aribaud */ 93ce9c227cSAlbert Aribaud 94ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550 95ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_SERIAL 96ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_REG_SIZE (-4) 97ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK 98ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE 99ce9c227cSAlbert Aribaud 100ce9c227cSAlbert Aribaud /* 101ce9c227cSAlbert Aribaud * Serial Port configuration 102ce9c227cSAlbert Aribaud * The following definitions let you select what serial you want to use 103ce9c227cSAlbert Aribaud * for your console driver. 104ce9c227cSAlbert Aribaud */ 105ce9c227cSAlbert Aribaud 106ce9c227cSAlbert Aribaud #define CONFIG_CONS_INDEX 1 /*Console on UART0 */ 107ce9c227cSAlbert Aribaud #define CONFIG_BAUDRATE 115200 108ce9c227cSAlbert Aribaud #define CONFIG_SYS_BAUDRATE_TABLE \ 109ce9c227cSAlbert Aribaud { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 } 110ce9c227cSAlbert Aribaud 111ce9c227cSAlbert Aribaud /* 112ce9c227cSAlbert Aribaud * FLASH configuration 113ce9c227cSAlbert Aribaud */ 114ce9c227cSAlbert Aribaud 115ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_CFI 116ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_DRIVER 117ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */ 118ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */ 119ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_BASE 0xfff80000 120ce9c227cSAlbert Aribaud 121ce9c227cSAlbert Aribaud /* auto boot */ 122ce9c227cSAlbert Aribaud #define CONFIG_BOOTDELAY 3 /* default enable autoboot */ 123ce9c227cSAlbert Aribaud 124ce9c227cSAlbert Aribaud /* 125ce9c227cSAlbert Aribaud * For booting Linux, the board info and command line data 126ce9c227cSAlbert Aribaud * have to be in the first 8 MB of memory, since this is 127ce9c227cSAlbert Aribaud * the maximum mapped by the Linux kernel during initialization. 128ce9c227cSAlbert Aribaud */ 129ce9c227cSAlbert Aribaud #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 130ce9c227cSAlbert Aribaud #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */ 131ce9c227cSAlbert Aribaud #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */ 132ce9c227cSAlbert Aribaud 133ce9c227cSAlbert Aribaud #define CONFIG_SYS_PROMPT "EDMiniV2> " /* Command Prompt */ 134ce9c227cSAlbert Aribaud #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */ 135ce9c227cSAlbert Aribaud #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \ 136ce9c227cSAlbert Aribaud +sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buff */ 137ce9c227cSAlbert Aribaud /* 138ce9c227cSAlbert Aribaud * Commands configuration - using default command set for now 139ce9c227cSAlbert Aribaud */ 140ce9c227cSAlbert Aribaud #include <config_cmd_default.h> 141ecaf3af2SAlbert Aribaud #define CONFIG_CMD_IDE 142c2ca44c2SAlbert Aribaud #define CONFIG_CMD_I2C 14381a6c009SAlbert ARIBAUD #define CONFIG_CMD_USB 144ab9164d0SAlbert Aribaud 145ce9c227cSAlbert Aribaud /* 146ab9164d0SAlbert Aribaud * Network 147ce9c227cSAlbert Aribaud */ 148ab9164d0SAlbert Aribaud 149ab9164d0SAlbert Aribaud #ifdef CONFIG_CMD_NET 150ab9164d0SAlbert Aribaud #define CONFIG_MVGBE /* Enable Marvell GbE Driver */ 151ab9164d0SAlbert Aribaud #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */ 152ab9164d0SAlbert Aribaud #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */ 153ab9164d0SAlbert Aribaud #define CONFIG_PHY_BASE_ADR 0x8 154ab9164d0SAlbert Aribaud #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */ 155ab9164d0SAlbert Aribaud #define CONFIG_NETCONSOLE /* include NetConsole support */ 156ab9164d0SAlbert Aribaud #define CONFIG_MII /* expose smi ove miiphy interface */ 157ab9164d0SAlbert Aribaud #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */ 158ab9164d0SAlbert Aribaud #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */ 159ab9164d0SAlbert Aribaud #endif 160ce9c227cSAlbert Aribaud 161ce9c227cSAlbert Aribaud /* 162ecaf3af2SAlbert Aribaud * IDE 163ecaf3af2SAlbert Aribaud */ 164ecaf3af2SAlbert Aribaud #ifdef CONFIG_CMD_IDE 165ecaf3af2SAlbert Aribaud #define __io 166ecaf3af2SAlbert Aribaud #define CONFIG_IDE_PREINIT 167ecaf3af2SAlbert Aribaud #define CONFIG_DOS_PARTITION 168ecaf3af2SAlbert Aribaud #define CONFIG_CMD_EXT2 169ecaf3af2SAlbert Aribaud /* ED Mini V has an IDE-compatible SATA connector for port 1 */ 170ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE 171ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE_USE_PORT1 172ecaf3af2SAlbert Aribaud /* Needs byte-swapping for ATA data register */ 173ecaf3af2SAlbert Aribaud #define CONFIG_IDE_SWAP_IO 174ecaf3af2SAlbert Aribaud /* Data, registers and alternate blocks are at the same offset */ 175ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100) 176ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_REG_OFFSET (0x0100) 177ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100) 178ecaf3af2SAlbert Aribaud /* Each 8-bit ATA register is aligned to a 4-bytes address */ 179ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_STRIDE 4 180ecaf3af2SAlbert Aribaud /* Controller supports 48-bits LBA addressing */ 181ecaf3af2SAlbert Aribaud #define CONFIG_LBA48 182ecaf3af2SAlbert Aribaud /* A single bus, a single device */ 183ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXBUS 1 184ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXDEVICE 1 185ecaf3af2SAlbert Aribaud /* ATA registers base is at SATA controller base */ 186ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE 187ecaf3af2SAlbert Aribaud /* ATA bus 0 is orion5x port 1 on ED Mini V2 */ 188ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET 189ecaf3af2SAlbert Aribaud /* end of IDE defines */ 190ecaf3af2SAlbert Aribaud #endif /* CMD_IDE */ 191ecaf3af2SAlbert Aribaud 192ecaf3af2SAlbert Aribaud /* 19381a6c009SAlbert ARIBAUD * Common USB/EHCI configuration 19481a6c009SAlbert ARIBAUD */ 19581a6c009SAlbert ARIBAUD #ifdef CONFIG_CMD_USB 19681a6c009SAlbert ARIBAUD #define CONFIG_USB_EHCI /* Enable EHCI USB support */ 19781a6c009SAlbert ARIBAUD #define CONFIG_USB_EHCI_MARVELL 19881a6c009SAlbert ARIBAUD #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE 19981a6c009SAlbert ARIBAUD #define CONFIG_USB_STORAGE 20081a6c009SAlbert ARIBAUD #define CONFIG_DOS_PARTITION 20181a6c009SAlbert ARIBAUD #define CONFIG_ISO_PARTITION 20281a6c009SAlbert ARIBAUD #define CONFIG_SUPPORT_VFAT 20381a6c009SAlbert ARIBAUD #endif /* CONFIG_CMD_USB */ 20481a6c009SAlbert ARIBAUD 20581a6c009SAlbert ARIBAUD /* 206c2ca44c2SAlbert Aribaud * I2C related stuff 207c2ca44c2SAlbert Aribaud */ 208c2ca44c2SAlbert Aribaud #ifdef CONFIG_CMD_I2C 2090db2bbdcSHans de Goede #define CONFIG_SYS_I2C 2100db2bbdcSHans de Goede #define CONFIG_SYS_I2C_MVTWSI 211*dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE 212c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SLAVE 0x0 213c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SPEED 100000 214c2ca44c2SAlbert Aribaud #endif 215c2ca44c2SAlbert Aribaud 216c2ca44c2SAlbert Aribaud /* 217ce9c227cSAlbert Aribaud * Environment variables configurations 218ce9c227cSAlbert Aribaud */ 219ce9c227cSAlbert Aribaud #define CONFIG_ENV_IS_IN_FLASH 1 220ce9c227cSAlbert Aribaud #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */ 221ce9c227cSAlbert Aribaud #define CONFIG_ENV_SIZE 0x2000 222ce9c227cSAlbert Aribaud #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */ 223ce9c227cSAlbert Aribaud 224ce9c227cSAlbert Aribaud /* 225ce9c227cSAlbert Aribaud * Size of malloc() pool 226ce9c227cSAlbert Aribaud */ 22784fb04b6SAlbert ARIBAUD #define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */ 228ce9c227cSAlbert Aribaud 229ce9c227cSAlbert Aribaud /* 230ce9c227cSAlbert Aribaud * Other required minimal configurations 231ce9c227cSAlbert Aribaud */ 232ce9c227cSAlbert Aribaud #define CONFIG_CONSOLE_INFO_QUIET /* some code reduction */ 233ce9c227cSAlbert Aribaud #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */ 234ce9c227cSAlbert Aribaud #define CONFIG_ARCH_MISC_INIT /* call arch_misc_init() */ 235ce9c227cSAlbert Aribaud #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */ 236ce9c227cSAlbert Aribaud #define CONFIG_NR_DRAM_BANKS 1 237ce9c227cSAlbert Aribaud 238ce9c227cSAlbert Aribaud #define CONFIG_SYS_LOAD_ADDR 0x00800000 239ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_START 0x00400000 240ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_END 0x007fffff 241ce9c227cSAlbert Aribaud #define CONFIG_SYS_RESET_ADDRESS 0xffff0000 242ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAXARGS 16 243ce9c227cSAlbert Aribaud 244a203a7c8SAlbert ARIBAUD /* Use the HUSH parser */ 245a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_HUSH_PARSER 246a203a7c8SAlbert ARIBAUD 247a203a7c8SAlbert ARIBAUD /* Enable command line editing */ 248a203a7c8SAlbert ARIBAUD #define CONFIG_CMDLINE_EDITING 249a203a7c8SAlbert ARIBAUD 250a203a7c8SAlbert ARIBAUD /* provide extensive help */ 251a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_LONGHELP 252a203a7c8SAlbert ARIBAUD 2530693923cSAlbert Aribaud /* additions for new relocation code, must be added to all boards */ 2540693923cSAlbert Aribaud #define CONFIG_SYS_SDRAM_BASE 0 2550693923cSAlbert Aribaud #define CONFIG_SYS_INIT_SP_ADDR \ 25625ddd1fbSWolfgang Denk (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE) 2570693923cSAlbert Aribaud 258ce9c227cSAlbert Aribaud #endif /* _CONFIG_EDMINIV2_H */ 259