xref: /rk3399_rockchip-uboot/include/configs/edminiv2.h (revision a203a7c86cf0a268e8ae18489ff812d85fcddb9e)
1ce9c227cSAlbert Aribaud /*
257b4bce9SAlbert ARIBAUD  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3ce9c227cSAlbert Aribaud  *
4ce9c227cSAlbert Aribaud  * Based on original Kirkwood support which is
5ce9c227cSAlbert Aribaud  * (C) Copyright 2009
6ce9c227cSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
7ce9c227cSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8ce9c227cSAlbert Aribaud  *
9ce9c227cSAlbert Aribaud  * See file CREDITS for list of people who contributed to this
10ce9c227cSAlbert Aribaud  * project.
11ce9c227cSAlbert Aribaud  *
12ce9c227cSAlbert Aribaud  * This program is free software; you can redistribute it and/or
13ce9c227cSAlbert Aribaud  * modify it under the terms of the GNU General Public License as
14ce9c227cSAlbert Aribaud  * published by the Free Software Foundation; either version 2 of
15ce9c227cSAlbert Aribaud  * the License, or (at your option) any later version.
16ce9c227cSAlbert Aribaud  *
17ce9c227cSAlbert Aribaud  * This program is distributed in the hope that it will be useful,
18ce9c227cSAlbert Aribaud  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19ce9c227cSAlbert Aribaud  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20ce9c227cSAlbert Aribaud  * GNU General Public License for more details.
21ce9c227cSAlbert Aribaud  *
22ce9c227cSAlbert Aribaud  * You should have received a copy of the GNU General Public License
23ce9c227cSAlbert Aribaud  * along with this program; if not, write to the Free Software
24ce9c227cSAlbert Aribaud  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
25ce9c227cSAlbert Aribaud  * MA 02110-1301 USA
26ce9c227cSAlbert Aribaud  */
27ce9c227cSAlbert Aribaud 
28ce9c227cSAlbert Aribaud #ifndef _CONFIG_EDMINIV2_H
29ce9c227cSAlbert Aribaud #define _CONFIG_EDMINIV2_H
30ce9c227cSAlbert Aribaud 
31ce9c227cSAlbert Aribaud /*
32ce9c227cSAlbert Aribaud  * Version number information
33ce9c227cSAlbert Aribaud  */
34ce9c227cSAlbert Aribaud 
35ce9c227cSAlbert Aribaud #define CONFIG_IDENT_STRING	" EDMiniV2"
36ce9c227cSAlbert Aribaud 
37ce9c227cSAlbert Aribaud /*
38ce9c227cSAlbert Aribaud  * High Level Configuration Options (easy to change)
39ce9c227cSAlbert Aribaud  */
40ce9c227cSAlbert Aribaud 
41ce9c227cSAlbert Aribaud #define CONFIG_MARVELL		1
42ce9c227cSAlbert Aribaud #define CONFIG_ARM926EJS	1	/* Basic Architecture */
43ce9c227cSAlbert Aribaud #define CONFIG_FEROCEON		1	/* CPU Core subversion */
44ce9c227cSAlbert Aribaud #define CONFIG_ORION5X		1	/* SOC Family Name */
45ce9c227cSAlbert Aribaud #define CONFIG_88F5182		1	/* SOC Name */
46ce9c227cSAlbert Aribaud #define CONFIG_MACH_EDMINIV2	1	/* Machine type */
47ce9c227cSAlbert Aribaud 
485ff8b354SLei Wen #include <asm/arch/orion5x.h>
49ce9c227cSAlbert Aribaud /*
50ce9c227cSAlbert Aribaud  * CLKs configurations
51ce9c227cSAlbert Aribaud  */
52ce9c227cSAlbert Aribaud 
53ce9c227cSAlbert Aribaud #define CONFIG_SYS_HZ		1000
54ce9c227cSAlbert Aribaud 
55ce9c227cSAlbert Aribaud /*
56ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x MPP low level init:
57ce9c227cSAlbert Aribaud  * - MPPs 12 to 15 are SATA LEDs (mode 5)
58ce9c227cSAlbert Aribaud  * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
59ce9c227cSAlbert Aribaud  *   MPP16 to MPP19, mode 0 for others
60ce9c227cSAlbert Aribaud  */
61ce9c227cSAlbert Aribaud 
62ce9c227cSAlbert Aribaud #define ORION5X_MPP0_7		0x00000003
63ce9c227cSAlbert Aribaud #define ORION5X_MPP8_15		0x55550000
64ecaf3af2SAlbert Aribaud #define ORION5X_MPP16_23	0x00005555
65ce9c227cSAlbert Aribaud 
66ce9c227cSAlbert Aribaud /*
67ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x GPIO low level init:
68ce9c227cSAlbert Aribaud  * - GPIO3 is input (RTC interrupt)
69ce9c227cSAlbert Aribaud  * - GPIO16 is Power LED control (0 = on, 1 = off)
70ce9c227cSAlbert Aribaud  * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
71ce9c227cSAlbert Aribaud  * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
72ce9c227cSAlbert Aribaud  * - Last GPIO is 26, further bits are supposed to be 0.
73ce9c227cSAlbert Aribaud  * Enable mask has ones for INPUT, 0 for OUTPUT.
74ce9c227cSAlbert Aribaud  * Default is LED ON.
75ce9c227cSAlbert Aribaud  */
76ce9c227cSAlbert Aribaud 
77ce9c227cSAlbert Aribaud #define ORION5X_GPIO_OUT_ENABLE	0x03fcffff
78ce9c227cSAlbert Aribaud #define ORION5X_GPIO_OUT_VALUE	0x03fcffff
79ce9c227cSAlbert Aribaud 
80ce9c227cSAlbert Aribaud /*
81ce9c227cSAlbert Aribaud  * NS16550 Configuration
82ce9c227cSAlbert Aribaud  */
83ce9c227cSAlbert Aribaud 
84ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550
85ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_SERIAL
86ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
87ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_TCLK
88ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_COM1		ORION5X_UART0_BASE
89ce9c227cSAlbert Aribaud 
90ce9c227cSAlbert Aribaud /*
91ce9c227cSAlbert Aribaud  * Serial Port configuration
92ce9c227cSAlbert Aribaud  * The following definitions let you select what serial you want to use
93ce9c227cSAlbert Aribaud  * for your console driver.
94ce9c227cSAlbert Aribaud  */
95ce9c227cSAlbert Aribaud 
96ce9c227cSAlbert Aribaud #define CONFIG_CONS_INDEX	1	/*Console on UART0 */
97ce9c227cSAlbert Aribaud #define CONFIG_BAUDRATE			115200
98ce9c227cSAlbert Aribaud #define CONFIG_SYS_BAUDRATE_TABLE \
99ce9c227cSAlbert Aribaud 	{ 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
100ce9c227cSAlbert Aribaud 
101ce9c227cSAlbert Aribaud /*
102ce9c227cSAlbert Aribaud  * FLASH configuration
103ce9c227cSAlbert Aribaud  */
104ce9c227cSAlbert Aribaud 
105ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_CFI
106ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_DRIVER
107ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_LEGACY
108ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_BANKS	1  /* max num of flash banks       */
109ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_SECT	11 /* max num of sects on one chip */
110ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_BASE		0xfff80000
111ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_SECTSZ \
112ce9c227cSAlbert Aribaud 	{16384, 8192, 8192, 32768, \
113ce9c227cSAlbert Aribaud 	 65536, 65536, 65536, 65536, 65536, 65536, 65536}
114ce9c227cSAlbert Aribaud 
115ce9c227cSAlbert Aribaud /* auto boot */
116ce9c227cSAlbert Aribaud #define CONFIG_BOOTDELAY	3	/* default enable autoboot */
117ce9c227cSAlbert Aribaud 
118ce9c227cSAlbert Aribaud /*
119ce9c227cSAlbert Aribaud  * For booting Linux, the board info and command line data
120ce9c227cSAlbert Aribaud  * have to be in the first 8 MB of memory, since this is
121ce9c227cSAlbert Aribaud  * the maximum mapped by the Linux kernel during initialization.
122ce9c227cSAlbert Aribaud  */
123ce9c227cSAlbert Aribaud #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
124ce9c227cSAlbert Aribaud #define CONFIG_INITRD_TAG	1	/* enable INITRD tag */
125ce9c227cSAlbert Aribaud #define CONFIG_SETUP_MEMORY_TAGS 1	/* enable memory tag */
126ce9c227cSAlbert Aribaud 
127ce9c227cSAlbert Aribaud #define	CONFIG_SYS_PROMPT	"EDMiniV2> "	/* Command Prompt */
128ce9c227cSAlbert Aribaud #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buff Size */
129ce9c227cSAlbert Aribaud #define	CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
130ce9c227cSAlbert Aribaud 		+sizeof(CONFIG_SYS_PROMPT) + 16)	/* Print Buff */
131ce9c227cSAlbert Aribaud /*
132ce9c227cSAlbert Aribaud  * Commands configuration - using default command set for now
133ce9c227cSAlbert Aribaud  */
134ce9c227cSAlbert Aribaud #include <config_cmd_default.h>
135ecaf3af2SAlbert Aribaud #define CONFIG_CMD_IDE
136c2ca44c2SAlbert Aribaud #define CONFIG_CMD_I2C
137ab9164d0SAlbert Aribaud 
138ce9c227cSAlbert Aribaud /*
139ab9164d0SAlbert Aribaud  * Network
140ce9c227cSAlbert Aribaud  */
141ab9164d0SAlbert Aribaud 
142ab9164d0SAlbert Aribaud #ifdef CONFIG_CMD_NET
143ab9164d0SAlbert Aribaud #define CONFIG_MVGBE				/* Enable Marvell GbE Driver */
144ab9164d0SAlbert Aribaud #define CONFIG_MVGBE_PORTS	{1}		/* enable port 0 only */
145ab9164d0SAlbert Aribaud #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION	/* don't randomize MAC */
146ab9164d0SAlbert Aribaud #define CONFIG_PHY_BASE_ADR	0x8
147ab9164d0SAlbert Aribaud #define CONFIG_RESET_PHY_R	/* use reset_phy() to init mv8831116 PHY */
148ab9164d0SAlbert Aribaud #define CONFIG_NETCONSOLE	/* include NetConsole support   */
149ab9164d0SAlbert Aribaud #define	CONFIG_MII		/* expose smi ove miiphy interface */
150ab9164d0SAlbert Aribaud #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN	/* detect link using phy */
151ab9164d0SAlbert Aribaud #define CONFIG_ENV_OVERWRITE	/* ethaddr can be reprogrammed */
152ab9164d0SAlbert Aribaud #endif
153ce9c227cSAlbert Aribaud 
154ce9c227cSAlbert Aribaud /*
155ecaf3af2SAlbert Aribaud  * IDE
156ecaf3af2SAlbert Aribaud  */
157ecaf3af2SAlbert Aribaud #ifdef CONFIG_CMD_IDE
158ecaf3af2SAlbert Aribaud #define __io
159ecaf3af2SAlbert Aribaud #define CONFIG_IDE_PREINIT
160ecaf3af2SAlbert Aribaud #define CONFIG_DOS_PARTITION
161ecaf3af2SAlbert Aribaud #define CONFIG_CMD_EXT2
162ecaf3af2SAlbert Aribaud /* ED Mini V has an IDE-compatible SATA connector for port 1 */
163ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE
164ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE_USE_PORT1
165ecaf3af2SAlbert Aribaud /* Needs byte-swapping for ATA data register */
166ecaf3af2SAlbert Aribaud #define CONFIG_IDE_SWAP_IO
167ecaf3af2SAlbert Aribaud /* Data, registers and alternate blocks are at the same offset */
168ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_DATA_OFFSET	(0x0100)
169ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_REG_OFFSET	(0x0100)
170ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_ALT_OFFSET	(0x0100)
171ecaf3af2SAlbert Aribaud /* Each 8-bit ATA register is aligned to a 4-bytes address */
172ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_STRIDE		4
173ecaf3af2SAlbert Aribaud /* Controller supports 48-bits LBA addressing */
174ecaf3af2SAlbert Aribaud #define CONFIG_LBA48
175ecaf3af2SAlbert Aribaud /* A single bus, a single device */
176ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXBUS		1
177ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXDEVICE	1
178ecaf3af2SAlbert Aribaud /* ATA registers base is at SATA controller base */
179ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_BASE_ADDR	ORION5X_SATA_BASE
180ecaf3af2SAlbert Aribaud /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
181ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_IDE0_OFFSET	ORION5X_SATA_PORT1_OFFSET
182ecaf3af2SAlbert Aribaud /* end of IDE defines */
183ecaf3af2SAlbert Aribaud #endif /* CMD_IDE */
184ecaf3af2SAlbert Aribaud 
185ecaf3af2SAlbert Aribaud /*
186c2ca44c2SAlbert Aribaud  * I2C related stuff
187c2ca44c2SAlbert Aribaud  */
188c2ca44c2SAlbert Aribaud #ifdef CONFIG_CMD_I2C
189c2ca44c2SAlbert Aribaud #define CONFIG_I2C_MVTWSI
190c2ca44c2SAlbert Aribaud #define CONFIG_I2C_MVTWSI_BASE		ORION5X_TWSI_BASE
191c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SLAVE		0x0
192c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SPEED		100000
193c2ca44c2SAlbert Aribaud #endif
194c2ca44c2SAlbert Aribaud 
195c2ca44c2SAlbert Aribaud /*
196ce9c227cSAlbert Aribaud  *  Environment variables configurations
197ce9c227cSAlbert Aribaud  */
198ce9c227cSAlbert Aribaud #define CONFIG_ENV_IS_IN_FLASH		1
199ce9c227cSAlbert Aribaud #define CONFIG_ENV_SECT_SIZE		0x2000	/* 16K */
200ce9c227cSAlbert Aribaud #define CONFIG_ENV_SIZE			0x2000
201ce9c227cSAlbert Aribaud #define CONFIG_ENV_OFFSET		0x4000	/* env starts here */
202ce9c227cSAlbert Aribaud 
203ce9c227cSAlbert Aribaud /*
204ce9c227cSAlbert Aribaud  * Size of malloc() pool
205ce9c227cSAlbert Aribaud  */
206ce9c227cSAlbert Aribaud #define CONFIG_SYS_MALLOC_LEN	(1024 * 128) /* 128kB for malloc() */
207ce9c227cSAlbert Aribaud 
208ce9c227cSAlbert Aribaud /*
209ce9c227cSAlbert Aribaud  * Other required minimal configurations
210ce9c227cSAlbert Aribaud  */
211ce9c227cSAlbert Aribaud #define CONFIG_CONSOLE_INFO_QUIET	/* some code reduction */
212ce9c227cSAlbert Aribaud #define CONFIG_ARCH_CPU_INIT		/* call arch_cpu_init() */
213ce9c227cSAlbert Aribaud #define CONFIG_ARCH_MISC_INIT		/* call arch_misc_init() */
214ce9c227cSAlbert Aribaud #define CONFIG_DISPLAY_CPUINFO		/* Display cpu info */
215ce9c227cSAlbert Aribaud #define CONFIG_NR_DRAM_BANKS		1
216ce9c227cSAlbert Aribaud 
217ce9c227cSAlbert Aribaud #define CONFIG_STACKSIZE		0x00100000
218ce9c227cSAlbert Aribaud #define CONFIG_SYS_LOAD_ADDR		0x00800000
219ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_START	0x00400000
220ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_END		0x007fffff
221ce9c227cSAlbert Aribaud #define CONFIG_SYS_RESET_ADDRESS	0xffff0000
222ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAXARGS		16
223ce9c227cSAlbert Aribaud 
224*a203a7c8SAlbert ARIBAUD /* Use the HUSH parser */
225*a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_HUSH_PARSER
226*a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
227*a203a7c8SAlbert ARIBAUD 
228*a203a7c8SAlbert ARIBAUD /* Enable command line editing */
229*a203a7c8SAlbert ARIBAUD #define CONFIG_CMDLINE_EDITING
230*a203a7c8SAlbert ARIBAUD 
231*a203a7c8SAlbert ARIBAUD /* provide extensive help */
232*a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_LONGHELP
233*a203a7c8SAlbert ARIBAUD 
2340693923cSAlbert Aribaud /* additions for new relocation code, must be added to all boards */
2350693923cSAlbert Aribaud #define CONFIG_SYS_SDRAM_BASE		0
2360693923cSAlbert Aribaud #define CONFIG_SYS_INIT_SP_ADDR	\
23725ddd1fbSWolfgang Denk 	(CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
2380693923cSAlbert Aribaud 
239ce9c227cSAlbert Aribaud #endif /* _CONFIG_EDMINIV2_H */
240