xref: /rk3399_rockchip-uboot/include/configs/edminiv2.h (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
1ce9c227cSAlbert Aribaud /*
257b4bce9SAlbert ARIBAUD  * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
3ce9c227cSAlbert Aribaud  *
4ce9c227cSAlbert Aribaud  * Based on original Kirkwood support which is
5ce9c227cSAlbert Aribaud  * (C) Copyright 2009
6ce9c227cSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
7ce9c227cSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8ce9c227cSAlbert Aribaud  *
9*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
10ce9c227cSAlbert Aribaud  */
11ce9c227cSAlbert Aribaud 
12ce9c227cSAlbert Aribaud #ifndef _CONFIG_EDMINIV2_H
13ce9c227cSAlbert Aribaud #define _CONFIG_EDMINIV2_H
14ce9c227cSAlbert Aribaud 
15ce9c227cSAlbert Aribaud /*
16ce9c227cSAlbert Aribaud  * Version number information
17ce9c227cSAlbert Aribaud  */
18ce9c227cSAlbert Aribaud 
19ce9c227cSAlbert Aribaud #define CONFIG_IDENT_STRING	" EDMiniV2"
20ce9c227cSAlbert Aribaud 
21ce9c227cSAlbert Aribaud /*
22ce9c227cSAlbert Aribaud  * High Level Configuration Options (easy to change)
23ce9c227cSAlbert Aribaud  */
24ce9c227cSAlbert Aribaud 
25ce9c227cSAlbert Aribaud #define CONFIG_MARVELL		1
26ce9c227cSAlbert Aribaud #define CONFIG_ARM926EJS	1	/* Basic Architecture */
27ce9c227cSAlbert Aribaud #define CONFIG_FEROCEON		1	/* CPU Core subversion */
28ce9c227cSAlbert Aribaud #define CONFIG_ORION5X		1	/* SOC Family Name */
29ce9c227cSAlbert Aribaud #define CONFIG_88F5182		1	/* SOC Name */
30ce9c227cSAlbert Aribaud #define CONFIG_MACH_EDMINIV2	1	/* Machine type */
31ce9c227cSAlbert Aribaud 
325ff8b354SLei Wen #include <asm/arch/orion5x.h>
33ce9c227cSAlbert Aribaud /*
34ce9c227cSAlbert Aribaud  * CLKs configurations
35ce9c227cSAlbert Aribaud  */
36ce9c227cSAlbert Aribaud 
37ce9c227cSAlbert Aribaud #define CONFIG_SYS_HZ		1000
38ce9c227cSAlbert Aribaud 
39ce9c227cSAlbert Aribaud /*
40ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x MPP low level init:
41ce9c227cSAlbert Aribaud  * - MPPs 12 to 15 are SATA LEDs (mode 5)
42ce9c227cSAlbert Aribaud  * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
43ce9c227cSAlbert Aribaud  *   MPP16 to MPP19, mode 0 for others
44ce9c227cSAlbert Aribaud  */
45ce9c227cSAlbert Aribaud 
46ce9c227cSAlbert Aribaud #define ORION5X_MPP0_7		0x00000003
47ce9c227cSAlbert Aribaud #define ORION5X_MPP8_15		0x55550000
48ecaf3af2SAlbert Aribaud #define ORION5X_MPP16_23	0x00005555
49ce9c227cSAlbert Aribaud 
50ce9c227cSAlbert Aribaud /*
51ce9c227cSAlbert Aribaud  * Board-specific values for Orion5x GPIO low level init:
52ce9c227cSAlbert Aribaud  * - GPIO3 is input (RTC interrupt)
53ce9c227cSAlbert Aribaud  * - GPIO16 is Power LED control (0 = on, 1 = off)
54ce9c227cSAlbert Aribaud  * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
55ce9c227cSAlbert Aribaud  * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
56491f6c2fSAlbert ARIBAUD  * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
57491f6c2fSAlbert ARIBAUD  * - GPIO22 is SATA disk power status ()
58491f6c2fSAlbert ARIBAUD  * - GPIO23 is supply status for SATA disk ()
59491f6c2fSAlbert ARIBAUD  * - GPIO24 is supply control for board (write 1 to power off)
60491f6c2fSAlbert ARIBAUD  * Last GPIO is 25, further bits are supposed to be 0.
61ce9c227cSAlbert Aribaud  * Enable mask has ones for INPUT, 0 for OUTPUT.
62491f6c2fSAlbert ARIBAUD  * Default is LED ON, board ON :)
63ce9c227cSAlbert Aribaud  */
64ce9c227cSAlbert Aribaud 
65491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_ENABLE		0xfef4f0ca
66491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_VALUE		0x00000000
67491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_IN_POLARITY	0x000000d0
68ce9c227cSAlbert Aribaud 
69ce9c227cSAlbert Aribaud /*
70ce9c227cSAlbert Aribaud  * NS16550 Configuration
71ce9c227cSAlbert Aribaud  */
72ce9c227cSAlbert Aribaud 
73ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550
74ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_SERIAL
75ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
76ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_TCLK
77ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_COM1		ORION5X_UART0_BASE
78ce9c227cSAlbert Aribaud 
79ce9c227cSAlbert Aribaud /*
80ce9c227cSAlbert Aribaud  * Serial Port configuration
81ce9c227cSAlbert Aribaud  * The following definitions let you select what serial you want to use
82ce9c227cSAlbert Aribaud  * for your console driver.
83ce9c227cSAlbert Aribaud  */
84ce9c227cSAlbert Aribaud 
85ce9c227cSAlbert Aribaud #define CONFIG_CONS_INDEX	1	/*Console on UART0 */
86ce9c227cSAlbert Aribaud #define CONFIG_BAUDRATE			115200
87ce9c227cSAlbert Aribaud #define CONFIG_SYS_BAUDRATE_TABLE \
88ce9c227cSAlbert Aribaud 	{ 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
89ce9c227cSAlbert Aribaud 
90ce9c227cSAlbert Aribaud /*
91ce9c227cSAlbert Aribaud  * FLASH configuration
92ce9c227cSAlbert Aribaud  */
93ce9c227cSAlbert Aribaud 
94ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_CFI
95ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_DRIVER
96ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_LEGACY
97ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_BANKS	1  /* max num of flash banks       */
98ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_SECT	11 /* max num of sects on one chip */
99ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_BASE		0xfff80000
100ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_SECTSZ \
101ce9c227cSAlbert Aribaud 	{16384, 8192, 8192, 32768, \
102ce9c227cSAlbert Aribaud 	 65536, 65536, 65536, 65536, 65536, 65536, 65536}
103ce9c227cSAlbert Aribaud 
104ce9c227cSAlbert Aribaud /* auto boot */
105ce9c227cSAlbert Aribaud #define CONFIG_BOOTDELAY	3	/* default enable autoboot */
106ce9c227cSAlbert Aribaud 
107ce9c227cSAlbert Aribaud /*
108ce9c227cSAlbert Aribaud  * For booting Linux, the board info and command line data
109ce9c227cSAlbert Aribaud  * have to be in the first 8 MB of memory, since this is
110ce9c227cSAlbert Aribaud  * the maximum mapped by the Linux kernel during initialization.
111ce9c227cSAlbert Aribaud  */
112ce9c227cSAlbert Aribaud #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
113ce9c227cSAlbert Aribaud #define CONFIG_INITRD_TAG	1	/* enable INITRD tag */
114ce9c227cSAlbert Aribaud #define CONFIG_SETUP_MEMORY_TAGS 1	/* enable memory tag */
115ce9c227cSAlbert Aribaud 
116ce9c227cSAlbert Aribaud #define	CONFIG_SYS_PROMPT	"EDMiniV2> "	/* Command Prompt */
117ce9c227cSAlbert Aribaud #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buff Size */
118ce9c227cSAlbert Aribaud #define	CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
119ce9c227cSAlbert Aribaud 		+sizeof(CONFIG_SYS_PROMPT) + 16)	/* Print Buff */
120ce9c227cSAlbert Aribaud /*
121ce9c227cSAlbert Aribaud  * Commands configuration - using default command set for now
122ce9c227cSAlbert Aribaud  */
123ce9c227cSAlbert Aribaud #include <config_cmd_default.h>
124ecaf3af2SAlbert Aribaud #define CONFIG_CMD_IDE
125c2ca44c2SAlbert Aribaud #define CONFIG_CMD_I2C
12681a6c009SAlbert ARIBAUD #define CONFIG_CMD_USB
127ab9164d0SAlbert Aribaud 
128ce9c227cSAlbert Aribaud /*
129ab9164d0SAlbert Aribaud  * Network
130ce9c227cSAlbert Aribaud  */
131ab9164d0SAlbert Aribaud 
132ab9164d0SAlbert Aribaud #ifdef CONFIG_CMD_NET
133ab9164d0SAlbert Aribaud #define CONFIG_MVGBE				/* Enable Marvell GbE Driver */
134ab9164d0SAlbert Aribaud #define CONFIG_MVGBE_PORTS	{1}		/* enable port 0 only */
135ab9164d0SAlbert Aribaud #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION	/* don't randomize MAC */
136ab9164d0SAlbert Aribaud #define CONFIG_PHY_BASE_ADR	0x8
137ab9164d0SAlbert Aribaud #define CONFIG_RESET_PHY_R	/* use reset_phy() to init mv8831116 PHY */
138ab9164d0SAlbert Aribaud #define CONFIG_NETCONSOLE	/* include NetConsole support   */
139ab9164d0SAlbert Aribaud #define	CONFIG_MII		/* expose smi ove miiphy interface */
140ab9164d0SAlbert Aribaud #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN	/* detect link using phy */
141ab9164d0SAlbert Aribaud #define CONFIG_ENV_OVERWRITE	/* ethaddr can be reprogrammed */
142ab9164d0SAlbert Aribaud #endif
143ce9c227cSAlbert Aribaud 
144ce9c227cSAlbert Aribaud /*
145ecaf3af2SAlbert Aribaud  * IDE
146ecaf3af2SAlbert Aribaud  */
147ecaf3af2SAlbert Aribaud #ifdef CONFIG_CMD_IDE
148ecaf3af2SAlbert Aribaud #define __io
149ecaf3af2SAlbert Aribaud #define CONFIG_IDE_PREINIT
150ecaf3af2SAlbert Aribaud #define CONFIG_DOS_PARTITION
151ecaf3af2SAlbert Aribaud #define CONFIG_CMD_EXT2
152ecaf3af2SAlbert Aribaud /* ED Mini V has an IDE-compatible SATA connector for port 1 */
153ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE
154ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE_USE_PORT1
155ecaf3af2SAlbert Aribaud /* Needs byte-swapping for ATA data register */
156ecaf3af2SAlbert Aribaud #define CONFIG_IDE_SWAP_IO
157ecaf3af2SAlbert Aribaud /* Data, registers and alternate blocks are at the same offset */
158ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_DATA_OFFSET	(0x0100)
159ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_REG_OFFSET	(0x0100)
160ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_ALT_OFFSET	(0x0100)
161ecaf3af2SAlbert Aribaud /* Each 8-bit ATA register is aligned to a 4-bytes address */
162ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_STRIDE		4
163ecaf3af2SAlbert Aribaud /* Controller supports 48-bits LBA addressing */
164ecaf3af2SAlbert Aribaud #define CONFIG_LBA48
165ecaf3af2SAlbert Aribaud /* A single bus, a single device */
166ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXBUS		1
167ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXDEVICE	1
168ecaf3af2SAlbert Aribaud /* ATA registers base is at SATA controller base */
169ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_BASE_ADDR	ORION5X_SATA_BASE
170ecaf3af2SAlbert Aribaud /* ATA bus 0 is orion5x port 1 on ED Mini V2 */
171ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_IDE0_OFFSET	ORION5X_SATA_PORT1_OFFSET
172ecaf3af2SAlbert Aribaud /* end of IDE defines */
173ecaf3af2SAlbert Aribaud #endif /* CMD_IDE */
174ecaf3af2SAlbert Aribaud 
175ecaf3af2SAlbert Aribaud /*
17681a6c009SAlbert ARIBAUD  * Common USB/EHCI configuration
17781a6c009SAlbert ARIBAUD  */
17881a6c009SAlbert ARIBAUD #ifdef CONFIG_CMD_USB
17981a6c009SAlbert ARIBAUD #define CONFIG_USB_EHCI		/* Enable EHCI USB support */
18081a6c009SAlbert ARIBAUD #define CONFIG_USB_EHCI_MARVELL
18181a6c009SAlbert ARIBAUD #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
18281a6c009SAlbert ARIBAUD #define CONFIG_USB_STORAGE
18381a6c009SAlbert ARIBAUD #define CONFIG_DOS_PARTITION
18481a6c009SAlbert ARIBAUD #define CONFIG_ISO_PARTITION
18581a6c009SAlbert ARIBAUD #define CONFIG_SUPPORT_VFAT
18681a6c009SAlbert ARIBAUD #endif /* CONFIG_CMD_USB */
18781a6c009SAlbert ARIBAUD 
18881a6c009SAlbert ARIBAUD /*
189c2ca44c2SAlbert Aribaud  * I2C related stuff
190c2ca44c2SAlbert Aribaud  */
191c2ca44c2SAlbert Aribaud #ifdef CONFIG_CMD_I2C
192c2ca44c2SAlbert Aribaud #define CONFIG_I2C_MVTWSI
193c2ca44c2SAlbert Aribaud #define CONFIG_I2C_MVTWSI_BASE		ORION5X_TWSI_BASE
194c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SLAVE		0x0
195c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SPEED		100000
196c2ca44c2SAlbert Aribaud #endif
197c2ca44c2SAlbert Aribaud 
198c2ca44c2SAlbert Aribaud /*
199ce9c227cSAlbert Aribaud  *  Environment variables configurations
200ce9c227cSAlbert Aribaud  */
201ce9c227cSAlbert Aribaud #define CONFIG_ENV_IS_IN_FLASH		1
202ce9c227cSAlbert Aribaud #define CONFIG_ENV_SECT_SIZE		0x2000	/* 16K */
203ce9c227cSAlbert Aribaud #define CONFIG_ENV_SIZE			0x2000
204ce9c227cSAlbert Aribaud #define CONFIG_ENV_OFFSET		0x4000	/* env starts here */
205ce9c227cSAlbert Aribaud 
206ce9c227cSAlbert Aribaud /*
207ce9c227cSAlbert Aribaud  * Size of malloc() pool
208ce9c227cSAlbert Aribaud  */
20984fb04b6SAlbert ARIBAUD #define CONFIG_SYS_MALLOC_LEN	(1024 * 256) /* 256kB for malloc() */
210ce9c227cSAlbert Aribaud 
211ce9c227cSAlbert Aribaud /*
212ce9c227cSAlbert Aribaud  * Other required minimal configurations
213ce9c227cSAlbert Aribaud  */
214ce9c227cSAlbert Aribaud #define CONFIG_CONSOLE_INFO_QUIET	/* some code reduction */
215ce9c227cSAlbert Aribaud #define CONFIG_ARCH_CPU_INIT		/* call arch_cpu_init() */
216ce9c227cSAlbert Aribaud #define CONFIG_ARCH_MISC_INIT		/* call arch_misc_init() */
217ce9c227cSAlbert Aribaud #define CONFIG_DISPLAY_CPUINFO		/* Display cpu info */
218ce9c227cSAlbert Aribaud #define CONFIG_NR_DRAM_BANKS		1
219ce9c227cSAlbert Aribaud 
220ce9c227cSAlbert Aribaud #define CONFIG_SYS_LOAD_ADDR		0x00800000
221ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_START	0x00400000
222ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_END		0x007fffff
223ce9c227cSAlbert Aribaud #define CONFIG_SYS_RESET_ADDRESS	0xffff0000
224ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAXARGS		16
225ce9c227cSAlbert Aribaud 
226a203a7c8SAlbert ARIBAUD /* Use the HUSH parser */
227a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_HUSH_PARSER
228a203a7c8SAlbert ARIBAUD 
229a203a7c8SAlbert ARIBAUD /* Enable command line editing */
230a203a7c8SAlbert ARIBAUD #define CONFIG_CMDLINE_EDITING
231a203a7c8SAlbert ARIBAUD 
232a203a7c8SAlbert ARIBAUD /* provide extensive help */
233a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_LONGHELP
234a203a7c8SAlbert ARIBAUD 
2350693923cSAlbert Aribaud /* additions for new relocation code, must be added to all boards */
2360693923cSAlbert Aribaud #define CONFIG_SYS_SDRAM_BASE		0
2370693923cSAlbert Aribaud #define CONFIG_SYS_INIT_SP_ADDR	\
23825ddd1fbSWolfgang Denk 	(CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
2390693923cSAlbert Aribaud 
240ce9c227cSAlbert Aribaud #endif /* _CONFIG_EDMINIV2_H */
241