1ce9c227cSAlbert Aribaud /* 257b4bce9SAlbert ARIBAUD * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> 3ce9c227cSAlbert Aribaud * 4ce9c227cSAlbert Aribaud * Based on original Kirkwood support which is 5ce9c227cSAlbert Aribaud * (C) Copyright 2009 6ce9c227cSAlbert Aribaud * Marvell Semiconductor <www.marvell.com> 7ce9c227cSAlbert Aribaud * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 8ce9c227cSAlbert Aribaud * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10ce9c227cSAlbert Aribaud */ 11ce9c227cSAlbert Aribaud 12ce9c227cSAlbert Aribaud #ifndef _CONFIG_EDMINIV2_H 13ce9c227cSAlbert Aribaud #define _CONFIG_EDMINIV2_H 14ce9c227cSAlbert Aribaud 15ce9c227cSAlbert Aribaud /* 169608e7deSAlbert ARIBAUD * SPL 179608e7deSAlbert ARIBAUD */ 189608e7deSAlbert ARIBAUD 199608e7deSAlbert ARIBAUD #define CONFIG_SPL_FRAMEWORK 209608e7deSAlbert ARIBAUD #define CONFIG_SPL_TEXT_BASE 0xffff0000 219608e7deSAlbert ARIBAUD #define CONFIG_SPL_MAX_SIZE 0x0000fff0 229608e7deSAlbert ARIBAUD #define CONFIG_SPL_STACK 0x00020000 239608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_START_ADDR 0x00020000 249608e7deSAlbert ARIBAUD #define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff 259608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_START 0x00040000 269608e7deSAlbert ARIBAUD #define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff 279608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_BASE 0xfff90000 289608e7deSAlbert ARIBAUD #define CONFIG_SYS_UBOOT_START 0x00800000 299608e7deSAlbert ARIBAUD #define CONFIG_SYS_TEXT_BASE 0x00800000 309608e7deSAlbert ARIBAUD 319608e7deSAlbert ARIBAUD /* 32ce9c227cSAlbert Aribaud * High Level Configuration Options (easy to change) 33ce9c227cSAlbert Aribaud */ 34ce9c227cSAlbert Aribaud 35ce9c227cSAlbert Aribaud #define CONFIG_MARVELL 1 36ce9c227cSAlbert Aribaud #define CONFIG_FEROCEON 1 /* CPU Core subversion */ 37ce9c227cSAlbert Aribaud #define CONFIG_88F5182 1 /* SOC Name */ 38ce9c227cSAlbert Aribaud #define CONFIG_MACH_EDMINIV2 1 /* Machine type */ 39ce9c227cSAlbert Aribaud 405ff8b354SLei Wen #include <asm/arch/orion5x.h> 41ce9c227cSAlbert Aribaud /* 42ce9c227cSAlbert Aribaud * CLKs configurations 43ce9c227cSAlbert Aribaud */ 44ce9c227cSAlbert Aribaud 45ce9c227cSAlbert Aribaud /* 46ce9c227cSAlbert Aribaud * Board-specific values for Orion5x MPP low level init: 47ce9c227cSAlbert Aribaud * - MPPs 12 to 15 are SATA LEDs (mode 5) 48ce9c227cSAlbert Aribaud * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for 49ce9c227cSAlbert Aribaud * MPP16 to MPP19, mode 0 for others 50ce9c227cSAlbert Aribaud */ 51ce9c227cSAlbert Aribaud 52ce9c227cSAlbert Aribaud #define ORION5X_MPP0_7 0x00000003 53ce9c227cSAlbert Aribaud #define ORION5X_MPP8_15 0x55550000 54ecaf3af2SAlbert Aribaud #define ORION5X_MPP16_23 0x00005555 55ce9c227cSAlbert Aribaud 56ce9c227cSAlbert Aribaud /* 57ce9c227cSAlbert Aribaud * Board-specific values for Orion5x GPIO low level init: 58ce9c227cSAlbert Aribaud * - GPIO3 is input (RTC interrupt) 59ce9c227cSAlbert Aribaud * - GPIO16 is Power LED control (0 = on, 1 = off) 60ce9c227cSAlbert Aribaud * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16) 61ce9c227cSAlbert Aribaud * - GPIO18 is Power Button status (0 = Released, 1 = Pressed) 62491f6c2fSAlbert ARIBAUD * - GPIO19 is SATA disk power toggle (toggles on 0-to-1) 63491f6c2fSAlbert ARIBAUD * - GPIO22 is SATA disk power status () 64491f6c2fSAlbert ARIBAUD * - GPIO23 is supply status for SATA disk () 65491f6c2fSAlbert ARIBAUD * - GPIO24 is supply control for board (write 1 to power off) 66491f6c2fSAlbert ARIBAUD * Last GPIO is 25, further bits are supposed to be 0. 67ce9c227cSAlbert Aribaud * Enable mask has ones for INPUT, 0 for OUTPUT. 68491f6c2fSAlbert ARIBAUD * Default is LED ON, board ON :) 69ce9c227cSAlbert Aribaud */ 70ce9c227cSAlbert Aribaud 71491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca 72491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_OUT_VALUE 0x00000000 73491f6c2fSAlbert ARIBAUD #define ORION5X_GPIO_IN_POLARITY 0x000000d0 74ce9c227cSAlbert Aribaud 75ce9c227cSAlbert Aribaud /* 76ce9c227cSAlbert Aribaud * NS16550 Configuration 77ce9c227cSAlbert Aribaud */ 78ce9c227cSAlbert Aribaud 79ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_SERIAL 80ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_REG_SIZE (-4) 81ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK 82ce9c227cSAlbert Aribaud #define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE 83ce9c227cSAlbert Aribaud 84ce9c227cSAlbert Aribaud /* 85ce9c227cSAlbert Aribaud * Serial Port configuration 86ce9c227cSAlbert Aribaud * The following definitions let you select what serial you want to use 87ce9c227cSAlbert Aribaud * for your console driver. 88ce9c227cSAlbert Aribaud */ 89ce9c227cSAlbert Aribaud 90ce9c227cSAlbert Aribaud #define CONFIG_CONS_INDEX 1 /*Console on UART0 */ 91ce9c227cSAlbert Aribaud #define CONFIG_SYS_BAUDRATE_TABLE \ 92ce9c227cSAlbert Aribaud { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 } 93ce9c227cSAlbert Aribaud 94ce9c227cSAlbert Aribaud /* 95ce9c227cSAlbert Aribaud * FLASH configuration 96ce9c227cSAlbert Aribaud */ 97ce9c227cSAlbert Aribaud 98ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_CFI 99ce9c227cSAlbert Aribaud #define CONFIG_FLASH_CFI_DRIVER 100ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */ 101ce9c227cSAlbert Aribaud #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */ 102ce9c227cSAlbert Aribaud #define CONFIG_SYS_FLASH_BASE 0xfff80000 103ce9c227cSAlbert Aribaud 104ce9c227cSAlbert Aribaud /* auto boot */ 105ce9c227cSAlbert Aribaud 106ce9c227cSAlbert Aribaud /* 107ce9c227cSAlbert Aribaud * For booting Linux, the board info and command line data 108ce9c227cSAlbert Aribaud * have to be in the first 8 MB of memory, since this is 109ce9c227cSAlbert Aribaud * the maximum mapped by the Linux kernel during initialization. 110ce9c227cSAlbert Aribaud */ 111ce9c227cSAlbert Aribaud #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 112ce9c227cSAlbert Aribaud #define CONFIG_INITRD_TAG 1 /* enable INITRD tag */ 113ce9c227cSAlbert Aribaud #define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */ 114ce9c227cSAlbert Aribaud 115ce9c227cSAlbert Aribaud #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */ 116ce9c227cSAlbert Aribaud /* 117ef0f2f57SJoe Hershberger * Commands configuration 118ce9c227cSAlbert Aribaud */ 119ab9164d0SAlbert Aribaud 120ce9c227cSAlbert Aribaud /* 121ab9164d0SAlbert Aribaud * Network 122ce9c227cSAlbert Aribaud */ 123ab9164d0SAlbert Aribaud 124ab9164d0SAlbert Aribaud #ifdef CONFIG_CMD_NET 125ab9164d0SAlbert Aribaud #define CONFIG_MVGBE /* Enable Marvell GbE Driver */ 126ab9164d0SAlbert Aribaud #define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */ 127ab9164d0SAlbert Aribaud #define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */ 128ab9164d0SAlbert Aribaud #define CONFIG_PHY_BASE_ADR 0x8 129ab9164d0SAlbert Aribaud #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */ 130ab9164d0SAlbert Aribaud #define CONFIG_NETCONSOLE /* include NetConsole support */ 131ab9164d0SAlbert Aribaud #define CONFIG_MII /* expose smi ove miiphy interface */ 132ab9164d0SAlbert Aribaud #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */ 133ab9164d0SAlbert Aribaud #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */ 134ab9164d0SAlbert Aribaud #endif 135ce9c227cSAlbert Aribaud 136ce9c227cSAlbert Aribaud /* 137ecaf3af2SAlbert Aribaud * IDE 138ecaf3af2SAlbert Aribaud */ 139*fc843a02SSimon Glass #ifdef CONFIG_IDE 140ecaf3af2SAlbert Aribaud #define __io 141ecaf3af2SAlbert Aribaud #define CONFIG_IDE_PREINIT 142ecaf3af2SAlbert Aribaud /* ED Mini V has an IDE-compatible SATA connector for port 1 */ 143ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE 144ecaf3af2SAlbert Aribaud #define CONFIG_MVSATA_IDE_USE_PORT1 145ecaf3af2SAlbert Aribaud /* Needs byte-swapping for ATA data register */ 146ecaf3af2SAlbert Aribaud #define CONFIG_IDE_SWAP_IO 147ecaf3af2SAlbert Aribaud /* Data, registers and alternate blocks are at the same offset */ 148ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100) 149ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_REG_OFFSET (0x0100) 150ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100) 151ecaf3af2SAlbert Aribaud /* Each 8-bit ATA register is aligned to a 4-bytes address */ 152ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_STRIDE 4 153ecaf3af2SAlbert Aribaud /* Controller supports 48-bits LBA addressing */ 154ecaf3af2SAlbert Aribaud #define CONFIG_LBA48 155ecaf3af2SAlbert Aribaud /* A single bus, a single device */ 156ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXBUS 1 157ecaf3af2SAlbert Aribaud #define CONFIG_SYS_IDE_MAXDEVICE 1 158ecaf3af2SAlbert Aribaud /* ATA registers base is at SATA controller base */ 159ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE 160ecaf3af2SAlbert Aribaud /* ATA bus 0 is orion5x port 1 on ED Mini V2 */ 161ecaf3af2SAlbert Aribaud #define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET 162ecaf3af2SAlbert Aribaud /* end of IDE defines */ 163ecaf3af2SAlbert Aribaud #endif /* CMD_IDE */ 164ecaf3af2SAlbert Aribaud 165ecaf3af2SAlbert Aribaud /* 16681a6c009SAlbert ARIBAUD * Common USB/EHCI configuration 16781a6c009SAlbert ARIBAUD */ 16881a6c009SAlbert ARIBAUD #ifdef CONFIG_CMD_USB 16981a6c009SAlbert ARIBAUD #define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE 17081a6c009SAlbert ARIBAUD #define CONFIG_SUPPORT_VFAT 17181a6c009SAlbert ARIBAUD #endif /* CONFIG_CMD_USB */ 17281a6c009SAlbert ARIBAUD 17381a6c009SAlbert ARIBAUD /* 174c2ca44c2SAlbert Aribaud * I2C related stuff 175c2ca44c2SAlbert Aribaud */ 176c2ca44c2SAlbert Aribaud #ifdef CONFIG_CMD_I2C 1770db2bbdcSHans de Goede #define CONFIG_SYS_I2C 1780db2bbdcSHans de Goede #define CONFIG_SYS_I2C_MVTWSI 179dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE 180c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SLAVE 0x0 181c2ca44c2SAlbert Aribaud #define CONFIG_SYS_I2C_SPEED 100000 182c2ca44c2SAlbert Aribaud #endif 183c2ca44c2SAlbert Aribaud 184c2ca44c2SAlbert Aribaud /* 185ce9c227cSAlbert Aribaud * Environment variables configurations 186ce9c227cSAlbert Aribaud */ 187ce9c227cSAlbert Aribaud #define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */ 188ce9c227cSAlbert Aribaud #define CONFIG_ENV_SIZE 0x2000 189ce9c227cSAlbert Aribaud #define CONFIG_ENV_OFFSET 0x4000 /* env starts here */ 190ce9c227cSAlbert Aribaud 191ce9c227cSAlbert Aribaud /* 192ce9c227cSAlbert Aribaud * Size of malloc() pool 193ce9c227cSAlbert Aribaud */ 19484fb04b6SAlbert ARIBAUD #define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */ 195ce9c227cSAlbert Aribaud 196ce9c227cSAlbert Aribaud /* 197ce9c227cSAlbert Aribaud * Other required minimal configurations 198ce9c227cSAlbert Aribaud */ 199ce9c227cSAlbert Aribaud #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */ 200ce9c227cSAlbert Aribaud #define CONFIG_NR_DRAM_BANKS 1 201ce9c227cSAlbert Aribaud 202ce9c227cSAlbert Aribaud #define CONFIG_SYS_LOAD_ADDR 0x00800000 203ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_START 0x00400000 204ce9c227cSAlbert Aribaud #define CONFIG_SYS_MEMTEST_END 0x007fffff 205ce9c227cSAlbert Aribaud #define CONFIG_SYS_RESET_ADDRESS 0xffff0000 206ce9c227cSAlbert Aribaud 207a203a7c8SAlbert ARIBAUD /* Enable command line editing */ 208a203a7c8SAlbert ARIBAUD #define CONFIG_CMDLINE_EDITING 209a203a7c8SAlbert ARIBAUD 210a203a7c8SAlbert ARIBAUD /* provide extensive help */ 211a203a7c8SAlbert ARIBAUD #define CONFIG_SYS_LONGHELP 212a203a7c8SAlbert ARIBAUD 2130693923cSAlbert Aribaud /* additions for new relocation code, must be added to all boards */ 2140693923cSAlbert Aribaud #define CONFIG_SYS_SDRAM_BASE 0 2150693923cSAlbert Aribaud #define CONFIG_SYS_INIT_SP_ADDR \ 21625ddd1fbSWolfgang Denk (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE) 2170693923cSAlbert Aribaud 218ce9c227cSAlbert Aribaud #endif /* _CONFIG_EDMINIV2_H */ 219