16d1d5cf9SNobuhiro Iwamatsu /* 26d1d5cf9SNobuhiro Iwamatsu * Configuation settings for the Renesas Solutions ECOVEC board 36d1d5cf9SNobuhiro Iwamatsu * 46d1d5cf9SNobuhiro Iwamatsu * Copyright (C) 2009 - 2011 Renesas Solutions Corp. 56d1d5cf9SNobuhiro Iwamatsu * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com> 66d1d5cf9SNobuhiro Iwamatsu * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> 76d1d5cf9SNobuhiro Iwamatsu * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 96d1d5cf9SNobuhiro Iwamatsu */ 106d1d5cf9SNobuhiro Iwamatsu 116d1d5cf9SNobuhiro Iwamatsu #ifndef __ECOVEC_H 126d1d5cf9SNobuhiro Iwamatsu #define __ECOVEC_H 136d1d5cf9SNobuhiro Iwamatsu 146d1d5cf9SNobuhiro Iwamatsu /* 156d1d5cf9SNobuhiro Iwamatsu * Address Interface BusWidth 166d1d5cf9SNobuhiro Iwamatsu *----------------------------------------- 176d1d5cf9SNobuhiro Iwamatsu * 0x0000_0000 U-Boot 16bit 186d1d5cf9SNobuhiro Iwamatsu * 0x0004_0000 Linux romImage 16bit 196d1d5cf9SNobuhiro Iwamatsu * 0x0014_0000 MTD for Linux 16bit 206d1d5cf9SNobuhiro Iwamatsu * 0x0400_0000 Internal I/O 16/32bit 216d1d5cf9SNobuhiro Iwamatsu * 0x0800_0000 DRAM 32bit 226d1d5cf9SNobuhiro Iwamatsu * 0x1800_0000 MFI 16bit 236d1d5cf9SNobuhiro Iwamatsu */ 246d1d5cf9SNobuhiro Iwamatsu 256d1d5cf9SNobuhiro Iwamatsu #undef DEBUG 266d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH 1 276d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH4 1 286d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH4A 1 296d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CPU_SH7724 1 3077fe6e77SNobuhiro Iwamatsu #define CONFIG_BOARD_LATE_INIT 1 316d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ECOVEC 1 326d1d5cf9SNobuhiro Iwamatsu 336d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000 346d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 356d1d5cf9SNobuhiro Iwamatsu 366d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_FLASH 376d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY 386d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_NET 396d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_PING 406d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_MII 416d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_NFS 426d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM 436d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_ENV 446d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_USB 456d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_FAT 466d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_EXT2 476d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_SAVEENV 486d1d5cf9SNobuhiro Iwamatsu 496d1d5cf9SNobuhiro Iwamatsu #define CONFIG_USB_STORAGE 506d1d5cf9SNobuhiro Iwamatsu #define CONFIG_DOS_PARTITION 516d1d5cf9SNobuhiro Iwamatsu 526d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BAUDRATE 115200 536d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BOOTDELAY 3 546d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BOOTARGS "console=ttySC0,115200" 556d1d5cf9SNobuhiro Iwamatsu 566d1d5cf9SNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE 576d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 586d1d5cf9SNobuhiro Iwamatsu 596d1d5cf9SNobuhiro Iwamatsu /* I2C */ 606d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CMD_I2C 61*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C 62*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH 636d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SLAVE 0x7F 64*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2 65*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE0 0xA4470000 66*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0 100000 67*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE1 0xA4750000 68*2035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1 100000 696d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH 4 706d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW 5 716d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK 41666666 726d1d5cf9SNobuhiro Iwamatsu 736d1d5cf9SNobuhiro Iwamatsu /* Ether */ 746d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER 1 756d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT (0) 766d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR (0x1f) 77e50edf90SNobuhiro Iwamatsu #define CONFIG_PHY_SMSC 1 786d1d5cf9SNobuhiro Iwamatsu #define CONFIG_PHYLIB 796d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BITBANGMII 806d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI 81a80a6619SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII 826d1d5cf9SNobuhiro Iwamatsu 836d1d5cf9SNobuhiro Iwamatsu /* USB / R8A66597 */ 846d1d5cf9SNobuhiro Iwamatsu #define CONFIG_USB_R8A66597_HCD 856d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_BASE_ADDR 0xA4D80000 866d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */ 876d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */ 886d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */ 896d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SUPERH_ON_CHIP_R8A66597 906d1d5cf9SNobuhiro Iwamatsu 916d1d5cf9SNobuhiro Iwamatsu /* undef to save memory */ 926d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP 936d1d5cf9SNobuhiro Iwamatsu /* Monitor Command Prompt */ 946d1d5cf9SNobuhiro Iwamatsu /* Buffer size for input from the Console */ 956d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_CBSIZE 256 966d1d5cf9SNobuhiro Iwamatsu /* Buffer size for Console output */ 976d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE 256 986d1d5cf9SNobuhiro Iwamatsu /* max args accepted for monitor commands */ 996d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MAXARGS 16 1006d1d5cf9SNobuhiro Iwamatsu /* Buffer size for Boot Arguments passed to kernel */ 1016d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_BARGSIZE 512 1026d1d5cf9SNobuhiro Iwamatsu /* List of legal baudrate settings for this board */ 1036d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 1046d1d5cf9SNobuhiro Iwamatsu 1056d1d5cf9SNobuhiro Iwamatsu /* SCIF */ 1066d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE 1 1076d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SCIF 1 1086d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0 1 1096d1d5cf9SNobuhiro Iwamatsu 1106d1d5cf9SNobuhiro Iwamatsu /* Suppress display of console information at boot */ 1116d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_INFO_QUIET 1126d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1136d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1146d1d5cf9SNobuhiro Iwamatsu 1156d1d5cf9SNobuhiro Iwamatsu /* SDRAM */ 1166d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE (0x88000000) 1176d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE (256 * 1024 * 1024) 1186d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 1196d1d5cf9SNobuhiro Iwamatsu 1206d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 1216d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024) 1226d1d5cf9SNobuhiro Iwamatsu /* Enable alternate, more extensive, memory test */ 1236d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_ALT_MEMTEST 1246d1d5cf9SNobuhiro Iwamatsu /* Scratch address used by the alternate memory test */ 1256d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_MEMTEST_SCRATCH 1266d1d5cf9SNobuhiro Iwamatsu 1276d1d5cf9SNobuhiro Iwamatsu /* Enable temporary baudrate change while serial download */ 1286d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_LOADS_BAUD_CHANGE 1296d1d5cf9SNobuhiro Iwamatsu 1306d1d5cf9SNobuhiro Iwamatsu /* FLASH */ 1316d1d5cf9SNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER 1 1326d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI 1336d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_FLASH_QUIET_TEST 1346d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO 1356d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE (0xA0000000) 1366d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT 512 1376d1d5cf9SNobuhiro Iwamatsu 1386d1d5cf9SNobuhiro Iwamatsu /* if you use all NOR Flash , you change dip-switch. Please see Manual. */ 1396d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS 1 1406d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 1416d1d5cf9SNobuhiro Iwamatsu 1426d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */ 1436d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 1446d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */ 1456d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 1466d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */ 1476d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 1486d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */ 1496d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 1506d1d5cf9SNobuhiro Iwamatsu 1516d1d5cf9SNobuhiro Iwamatsu /* 1526d1d5cf9SNobuhiro Iwamatsu * Use hardware flash sectors protection instead 1536d1d5cf9SNobuhiro Iwamatsu * of U-Boot software protection 1546d1d5cf9SNobuhiro Iwamatsu */ 1556d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_FLASH_PROTECTION 1566d1d5cf9SNobuhiro Iwamatsu #undef CONFIG_SYS_DIRECT_FLASH_TFTP 1576d1d5cf9SNobuhiro Iwamatsu 1586d1d5cf9SNobuhiro Iwamatsu /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */ 1596d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 1606d1d5cf9SNobuhiro Iwamatsu /* Monitor size */ 1616d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 1626d1d5cf9SNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */ 1636d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 1646d1d5cf9SNobuhiro Iwamatsu /* size in bytes reserved for initial data */ 1656d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_GBL_DATA_SIZE (256) 1666d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 1676d1d5cf9SNobuhiro Iwamatsu 1686d1d5cf9SNobuhiro Iwamatsu /* ENV setting */ 1696d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_IS_IN_FLASH 1706d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 1716d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE (128 * 1024) 1726d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 1736d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 1746d1d5cf9SNobuhiro Iwamatsu /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ 1756d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 1766d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 1776d1d5cf9SNobuhiro Iwamatsu 1786d1d5cf9SNobuhiro Iwamatsu /* Board Clock */ 1796d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 41666666 180684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 181684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 1826d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV 4 1836d1d5cf9SNobuhiro Iwamatsu 1846d1d5cf9SNobuhiro Iwamatsu #endif /* __ECOVEC_H */ 185