xref: /rk3399_rockchip-uboot/include/configs/ecovec.h (revision 8a7507a8a394f4fccbd7eb730910cf62de6f8d32)
16d1d5cf9SNobuhiro Iwamatsu /*
26d1d5cf9SNobuhiro Iwamatsu  * Configuation settings for the Renesas Solutions ECOVEC board
36d1d5cf9SNobuhiro Iwamatsu  *
46d1d5cf9SNobuhiro Iwamatsu  * Copyright (C) 2009 - 2011 Renesas Solutions Corp.
56d1d5cf9SNobuhiro Iwamatsu  * Copyright (C) 2009 Kuninori Morimoto <morimoto.kuninori@renesas.com>
66d1d5cf9SNobuhiro Iwamatsu  * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
76d1d5cf9SNobuhiro Iwamatsu  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
96d1d5cf9SNobuhiro Iwamatsu  */
106d1d5cf9SNobuhiro Iwamatsu 
116d1d5cf9SNobuhiro Iwamatsu #ifndef __ECOVEC_H
126d1d5cf9SNobuhiro Iwamatsu #define __ECOVEC_H
136d1d5cf9SNobuhiro Iwamatsu 
146d1d5cf9SNobuhiro Iwamatsu /*
156d1d5cf9SNobuhiro Iwamatsu  *  Address      Interface        BusWidth
166d1d5cf9SNobuhiro Iwamatsu  *-----------------------------------------
176d1d5cf9SNobuhiro Iwamatsu  *  0x0000_0000  U-Boot           16bit
186d1d5cf9SNobuhiro Iwamatsu  *  0x0004_0000  Linux romImage   16bit
196d1d5cf9SNobuhiro Iwamatsu  *  0x0014_0000  MTD for Linux    16bit
206d1d5cf9SNobuhiro Iwamatsu  *  0x0400_0000  Internal I/O     16/32bit
216d1d5cf9SNobuhiro Iwamatsu  *  0x0800_0000  DRAM             32bit
226d1d5cf9SNobuhiro Iwamatsu  *  0x1800_0000  MFI              16bit
236d1d5cf9SNobuhiro Iwamatsu  */
246d1d5cf9SNobuhiro Iwamatsu 
256d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CPU_SH7724	1
266d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ECOVEC		1
276d1d5cf9SNobuhiro Iwamatsu 
286d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ECOVEC_ROMIMAGE_ADDR 0xA0040000
296d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x8FFC0000
306d1d5cf9SNobuhiro Iwamatsu 
31*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
326d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SHOW_BOOT_PROGRESS
336d1d5cf9SNobuhiro Iwamatsu 
346d1d5cf9SNobuhiro Iwamatsu /* I2C */
352035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C
362035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH
376d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SLAVE	0x7F
382035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 2
392035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE0	0xA4470000
402035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0	100000
412035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE1	0xA4750000
422035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1	100000
436d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH	4
446d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW 	5
456d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK  	41666666
466d1d5cf9SNobuhiro Iwamatsu 
476d1d5cf9SNobuhiro Iwamatsu /* Ether */
486d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER 1
496d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT (0)
506d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR (0x1f)
51e50edf90SNobuhiro Iwamatsu #define CONFIG_PHY_SMSC 1
526d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BITBANGMII
536d1d5cf9SNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI
54a80a6619SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
556d1d5cf9SNobuhiro Iwamatsu 
566d1d5cf9SNobuhiro Iwamatsu /* USB / R8A66597 */
576d1d5cf9SNobuhiro Iwamatsu #define CONFIG_USB_R8A66597_HCD
586d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_BASE_ADDR   0xA4D80000
596d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_XTAL        0x0000  /* 12MHz */
606d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_LDRV        0x8000  /* 3.3V */
616d1d5cf9SNobuhiro Iwamatsu #define CONFIG_R8A66597_ENDIAN      0x0000  /* little */
626d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SUPERH_ON_CHIP_R8A66597
636d1d5cf9SNobuhiro Iwamatsu 
646d1d5cf9SNobuhiro Iwamatsu /* undef to save memory	*/
656d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP
666d1d5cf9SNobuhiro Iwamatsu /* Monitor Command Prompt */
676d1d5cf9SNobuhiro Iwamatsu /* Buffer size for Console output */
686d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE		256
696d1d5cf9SNobuhiro Iwamatsu /* List of legal baudrate settings for this board */
706d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
716d1d5cf9SNobuhiro Iwamatsu 
726d1d5cf9SNobuhiro Iwamatsu /* SCIF */
736d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SCIF		1
746d1d5cf9SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0	1
756d1d5cf9SNobuhiro Iwamatsu 
766d1d5cf9SNobuhiro Iwamatsu /* Suppress display of console information at boot */
776d1d5cf9SNobuhiro Iwamatsu 
786d1d5cf9SNobuhiro Iwamatsu /* SDRAM */
796d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE	(0x88000000)
806d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE	(256 * 1024 * 1024)
816d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
826d1d5cf9SNobuhiro Iwamatsu 
836d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
846d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END	 (CONFIG_SYS_MEMTEST_START + 200 * 1024 * 1024)
856d1d5cf9SNobuhiro Iwamatsu /* Enable alternate, more extensive, memory test */
866d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_ALT_MEMTEST
876d1d5cf9SNobuhiro Iwamatsu /* Scratch address used by the alternate memory test */
886d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_MEMTEST_SCRATCH
896d1d5cf9SNobuhiro Iwamatsu 
906d1d5cf9SNobuhiro Iwamatsu /* Enable temporary baudrate change while serial download */
916d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
926d1d5cf9SNobuhiro Iwamatsu 
936d1d5cf9SNobuhiro Iwamatsu /* FLASH */
946d1d5cf9SNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER 1
956d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI
966d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_QUIET_TEST
976d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO
986d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE	(0xA0000000)
996d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT	512
1006d1d5cf9SNobuhiro Iwamatsu 
1016d1d5cf9SNobuhiro Iwamatsu /* if you use all NOR Flash , you change dip-switch. Please see Manual. */
1026d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS	1
1036d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
1046d1d5cf9SNobuhiro Iwamatsu 
1056d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */
1066d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
1076d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */
1086d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
1096d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */
1106d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT	(3 * 1000)
1116d1d5cf9SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */
1126d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
1136d1d5cf9SNobuhiro Iwamatsu 
1146d1d5cf9SNobuhiro Iwamatsu /*
1156d1d5cf9SNobuhiro Iwamatsu  * Use hardware flash sectors protection instead
1166d1d5cf9SNobuhiro Iwamatsu  * of U-Boot software protection
1176d1d5cf9SNobuhiro Iwamatsu  */
1186d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_PROTECTION
1196d1d5cf9SNobuhiro Iwamatsu #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
1206d1d5cf9SNobuhiro Iwamatsu 
1216d1d5cf9SNobuhiro Iwamatsu /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
1226d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE)
1236d1d5cf9SNobuhiro Iwamatsu /* Monitor size */
1246d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN	(256 * 1024)
1256d1d5cf9SNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */
1266d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)
1276d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ	(8 * 1024 * 1024)
1286d1d5cf9SNobuhiro Iwamatsu 
1296d1d5cf9SNobuhiro Iwamatsu /* ENV setting */
1306d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE	1
1316d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
1326d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
1336d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
1346d1d5cf9SNobuhiro Iwamatsu /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
1356d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET	(CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
1366d1d5cf9SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SECT_SIZE)
1376d1d5cf9SNobuhiro Iwamatsu 
1386d1d5cf9SNobuhiro Iwamatsu /* Board Clock */
1396d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 41666666
140684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
141684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
1426d1d5cf9SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV      4
1436d1d5cf9SNobuhiro Iwamatsu 
1446d1d5cf9SNobuhiro Iwamatsu #endif	/* __ECOVEC_H */
145