xref: /rk3399_rockchip-uboot/include/configs/devkit8000.h (revision 875e4154921dcbd211c07316239121a97e9c74be)
1c35d7cf0SFrederik Kriewitz /*
2c35d7cf0SFrederik Kriewitz  * (C) Copyright 2006-2008
3c35d7cf0SFrederik Kriewitz  * Texas Instruments.
4c35d7cf0SFrederik Kriewitz  * Richard Woodruff <r-woodruff2@ti.com>
5c35d7cf0SFrederik Kriewitz  * Syed Mohammed Khasim <x0khasim@ti.com>
6c35d7cf0SFrederik Kriewitz  *
7c35d7cf0SFrederik Kriewitz  * (C) Copyright 2009
8c35d7cf0SFrederik Kriewitz  * Frederik Kriewitz <frederik@kriewitz.eu>
9c35d7cf0SFrederik Kriewitz  *
10c35d7cf0SFrederik Kriewitz  * Configuration settings for the DevKit8000 board.
11c35d7cf0SFrederik Kriewitz  *
121a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
13c35d7cf0SFrederik Kriewitz  */
14c35d7cf0SFrederik Kriewitz 
15c35d7cf0SFrederik Kriewitz #ifndef __CONFIG_H
16c35d7cf0SFrederik Kriewitz #define __CONFIG_H
17c35d7cf0SFrederik Kriewitz 
18c35d7cf0SFrederik Kriewitz /* High Level Configuration Options */
19c35d7cf0SFrederik Kriewitz #define CONFIG_OMAP3_DEVKIT8000	1	/* working with DevKit8000 */
202d52a9a3SSimon Schwarz #define CONFIG_MACH_TYPE	MACH_TYPE_DEVKIT8000
21308252adSMarek Vasut 
225183b7ecSSimon Schwarz /*
235183b7ecSSimon Schwarz  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
245183b7ecSSimon Schwarz  * 64 bytes before this address should be set aside for u-boot.img's
255183b7ecSSimon Schwarz  * header. That is 0x800FFFC0--0x80100000 should not be used for any
265183b7ecSSimon Schwarz  * other needs.
275183b7ecSSimon Schwarz  */
285183b7ecSSimon Schwarz #define CONFIG_SYS_TEXT_BASE	0x80100000
2966fca016SThomas Weber 
30*875e4154SAnthoine Bourgeois #define CONFIG_SPL_BSS_START_ADDR       0x80000500 /* leave space for bootargs*/
31*875e4154SAnthoine Bourgeois #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
32*875e4154SAnthoine Bourgeois 
33*875e4154SAnthoine Bourgeois #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
34*875e4154SAnthoine Bourgeois #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000	/* 1 MB */
35cae377b5SVaibhav Hiremath 
36c35d7cf0SFrederik Kriewitz #include <asm/arch/cpu.h>		/* get chip and board defs */
37c35d7cf0SFrederik Kriewitz #include <asm/arch/omap3.h>
38c35d7cf0SFrederik Kriewitz 
39*875e4154SAnthoine Bourgeois #define CONFIG_SDRC	/* The chip has SDRC controller */
40*875e4154SAnthoine Bourgeois #define CONFIG_NAND
41*875e4154SAnthoine Bourgeois #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
42*875e4154SAnthoine Bourgeois 							/* to access nand at */
43*875e4154SAnthoine Bourgeois 							/* CS0 */
44*875e4154SAnthoine Bourgeois 
45*875e4154SAnthoine Bourgeois /*  Physical Memory Map  */
46*875e4154SAnthoine Bourgeois #define CONFIG_NR_DRAM_BANKS		2 /* CS1 may or may not be populated */
47*875e4154SAnthoine Bourgeois #define PHYS_SDRAM_1			OMAP34XX_SDRC_CS0
48*875e4154SAnthoine Bourgeois #define PHYS_SDRAM_2			OMAP34XX_SDRC_CS1
49*875e4154SAnthoine Bourgeois 
50*875e4154SAnthoine Bourgeois #include <configs/ti_armv7_common.h>
51*875e4154SAnthoine Bourgeois 
52c35d7cf0SFrederik Kriewitz /* Display CPU and Board information */
53c35d7cf0SFrederik Kriewitz #define CONFIG_DISPLAY_CPUINFO		1
54c35d7cf0SFrederik Kriewitz #define CONFIG_DISPLAY_BOARDINFO	1
55c35d7cf0SFrederik Kriewitz 
56c35d7cf0SFrederik Kriewitz /* Clock Defines */
57c35d7cf0SFrederik Kriewitz #define V_OSCK				26000000	/* Clock output from T2 */
58c35d7cf0SFrederik Kriewitz #define V_SCLK				(V_OSCK >> 1)
59c35d7cf0SFrederik Kriewitz 
60c35d7cf0SFrederik Kriewitz #define CONFIG_MISC_INIT_R
61c35d7cf0SFrederik Kriewitz 
62c35d7cf0SFrederik Kriewitz #define CONFIG_REVISION_TAG		1
63c35d7cf0SFrederik Kriewitz 
64c35d7cf0SFrederik Kriewitz /* Size of malloc() pool */
659c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
66c35d7cf0SFrederik Kriewitz 						/* Sector */
67*875e4154SAnthoine Bourgeois #undef CONFIG_SYS_MALLOC_LEN
689c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
69c35d7cf0SFrederik Kriewitz 
70c35d7cf0SFrederik Kriewitz /* Hardware drivers */
71c35d7cf0SFrederik Kriewitz /* DM9000 */
72c35d7cf0SFrederik Kriewitz #define CONFIG_NET_RETRY_COUNT		20
73c35d7cf0SFrederik Kriewitz #define	CONFIG_DRIVER_DM9000		1
74c35d7cf0SFrederik Kriewitz #define	CONFIG_DM9000_BASE		0x2c000000
75c35d7cf0SFrederik Kriewitz #define	DM9000_IO			CONFIG_DM9000_BASE
76c35d7cf0SFrederik Kriewitz #define	DM9000_DATA			(CONFIG_DM9000_BASE + 0x400)
77c35d7cf0SFrederik Kriewitz #define	CONFIG_DM9000_USE_16BIT		1
78c35d7cf0SFrederik Kriewitz #define CONFIG_DM9000_NO_SROM		1
79c35d7cf0SFrederik Kriewitz #undef	CONFIG_DM9000_DEBUG
80c35d7cf0SFrederik Kriewitz 
81c35d7cf0SFrederik Kriewitz /* NS16550 Configuration */
82c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550
83c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_SERIAL
84c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
85c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_CLK		48000000 /* 48MHz (APLL96/2) */
86c35d7cf0SFrederik Kriewitz 
87c35d7cf0SFrederik Kriewitz /* select serial console configuration */
88c35d7cf0SFrederik Kriewitz #define CONFIG_CONS_INDEX		3
89c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
90c35d7cf0SFrederik Kriewitz #define CONFIG_SERIAL3			3
91c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
92c35d7cf0SFrederik Kriewitz 					115200}
93c35d7cf0SFrederik Kriewitz 
94*875e4154SAnthoine Bourgeois /* SPI */
95*875e4154SAnthoine Bourgeois #undef CONFIG_SPI
96*875e4154SAnthoine Bourgeois #undef CONFIG_OMAP3_SPI
97c35d7cf0SFrederik Kriewitz 
98c35d7cf0SFrederik Kriewitz /* I2C */
99*875e4154SAnthoine Bourgeois #undef CONFIG_SYS_I2C_OMAP24XX
1006789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX
101c35d7cf0SFrederik Kriewitz 
102c35d7cf0SFrederik Kriewitz /* TWL4030 */
103c35d7cf0SFrederik Kriewitz #define CONFIG_TWL4030_POWER		1
104c35d7cf0SFrederik Kriewitz #define CONFIG_TWL4030_LED		1
105c35d7cf0SFrederik Kriewitz 
106c35d7cf0SFrederik Kriewitz /* Board NAND Info */
107c35d7cf0SFrederik Kriewitz #define MTDIDS_DEFAULT			"nand0=nand"
108c35d7cf0SFrederik Kriewitz #define MTDPARTS_DEFAULT		"mtdparts=nand:" \
109c35d7cf0SFrederik Kriewitz 						"512k(x-loader)," \
110c35d7cf0SFrederik Kriewitz 						"1920k(u-boot)," \
111c35d7cf0SFrederik Kriewitz 						"128k(u-boot-env)," \
112c35d7cf0SFrederik Kriewitz 						"4m(kernel)," \
113c35d7cf0SFrederik Kriewitz 						"-(fs)"
114c35d7cf0SFrederik Kriewitz 
115c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
116c35d7cf0SFrederik Kriewitz 							/* to access nand */
117c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_NAND
118c35d7cf0SFrederik Kriewitz /* nand device jffs2 lives on */
119c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_DEV		"nand0"
120c35d7cf0SFrederik Kriewitz /* start of jffs2 partition */
121c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_PART_OFFSET	0x680000
122c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
123c35d7cf0SFrederik Kriewitz 							/* partition */
124c35d7cf0SFrederik Kriewitz 
125c35d7cf0SFrederik Kriewitz /* commands to include */
126c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_DHCP			/* DHCP support			*/
127c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_JFFS2		/* JFFS2 Support		*/
128c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_NAND_LOCK_UNLOCK	/* nand (un)lock commands	*/
129c35d7cf0SFrederik Kriewitz 
130c35d7cf0SFrederik Kriewitz #undef CONFIG_CMD_FPGA			/* FPGA configuration Support	*/
131c35d7cf0SFrederik Kriewitz #undef CONFIG_CMD_IMI			/* iminfo			*/
132*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_SPI
133*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_GPIO
134*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_ASKENV
135*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_BOOTZ
136*875e4154SAnthoine Bourgeois #undef CONFIG_SUPPORT_RAW_INITRD
137*875e4154SAnthoine Bourgeois #undef CONFIG_FAT_WRITE
138*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_EXT4
139*875e4154SAnthoine Bourgeois #undef CONFIG_CMD_FS_GENERIC
140c35d7cf0SFrederik Kriewitz 
141c35d7cf0SFrederik Kriewitz /* BOOTP/DHCP options */
142c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_SUBNETMASK
143c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_GATEWAY
144c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_HOSTNAME
145c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_NISDOMAIN
146c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_BOOTPATH
147c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_BOOTFILESIZE
148c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_DNS
149c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_DNS2
150c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_SEND_HOSTNAME
151c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_NTPSERVER
152c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_TIMEOFFSET
153c35d7cf0SFrederik Kriewitz #undef CONFIG_BOOTP_VENDOREX
154c35d7cf0SFrederik Kriewitz 
155c35d7cf0SFrederik Kriewitz /* Environment information */
156c35d7cf0SFrederik Kriewitz #define CONFIG_EXTRA_ENV_SETTINGS \
157c35d7cf0SFrederik Kriewitz 	"loadaddr=0x82000000\0" \
1582d76da24SThomas Weber 	"console=ttyO2,115200n8\0" \
159f408501dSTom Rini 	"mmcdev=0\0" \
160c35d7cf0SFrederik Kriewitz 	"vram=12M\0" \
161c35d7cf0SFrederik Kriewitz 	"dvimode=1024x768MR-16@60\0" \
162c35d7cf0SFrederik Kriewitz 	"defaultdisplay=dvi\0" \
163c35d7cf0SFrederik Kriewitz 	"nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
164c35d7cf0SFrederik Kriewitz 	"kernelopts=rw\0" \
165c35d7cf0SFrederik Kriewitz 	"commonargs=" \
166c35d7cf0SFrederik Kriewitz 		"setenv bootargs console=${console} " \
167c35d7cf0SFrederik Kriewitz 		"vram=${vram} " \
168c35d7cf0SFrederik Kriewitz 		"omapfb.mode=dvi:${dvimode} " \
169c35d7cf0SFrederik Kriewitz 		"omapdss.def_disp=${defaultdisplay}\0" \
170c35d7cf0SFrederik Kriewitz 	"mmcargs=" \
171c35d7cf0SFrederik Kriewitz 		"run commonargs; " \
172c35d7cf0SFrederik Kriewitz 		"setenv bootargs ${bootargs} " \
173c35d7cf0SFrederik Kriewitz 		"root=/dev/mmcblk0p2 " \
174b72db208SAndreas Bießmann 		"rootwait " \
175c35d7cf0SFrederik Kriewitz 		"${kernelopts}\0" \
176c35d7cf0SFrederik Kriewitz 	"nandargs=" \
177c35d7cf0SFrederik Kriewitz 		"run commonargs; " \
178c35d7cf0SFrederik Kriewitz 		"setenv bootargs ${bootargs} " \
179c35d7cf0SFrederik Kriewitz 		"omapfb.mode=dvi:${dvimode} " \
180c35d7cf0SFrederik Kriewitz 		"omapdss.def_disp=${defaultdisplay} " \
181c35d7cf0SFrederik Kriewitz 		"root=/dev/mtdblock4 " \
182c35d7cf0SFrederik Kriewitz 		"rootfstype=jffs2 " \
183c35d7cf0SFrederik Kriewitz 		"${kernelopts}\0" \
184c35d7cf0SFrederik Kriewitz 	"netargs=" \
185c35d7cf0SFrederik Kriewitz 		"run commonargs; " \
186c35d7cf0SFrederik Kriewitz 		"setenv bootargs ${bootargs} " \
187c35d7cf0SFrederik Kriewitz 		"root=/dev/nfs " \
188c35d7cf0SFrederik Kriewitz 		"nfsroot=${serverip}:${rootpath},${nfsopts} " \
189c35d7cf0SFrederik Kriewitz 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
190c35d7cf0SFrederik Kriewitz 		"${kernelopts} " \
191c35d7cf0SFrederik Kriewitz 		"dnsip1=${dnsip} " \
192c35d7cf0SFrederik Kriewitz 		"dnsip2=${dnsip2}\0" \
193f408501dSTom Rini 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
194c35d7cf0SFrederik Kriewitz 	"bootscript=echo Running bootscript from mmc ...; " \
195c35d7cf0SFrederik Kriewitz 		"source ${loadaddr}\0" \
196f408501dSTom Rini 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
197c35d7cf0SFrederik Kriewitz 	"eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
198c35d7cf0SFrederik Kriewitz 	"mmcboot=echo Booting from mmc ...; " \
199c35d7cf0SFrederik Kriewitz 		"run mmcargs; " \
200c35d7cf0SFrederik Kriewitz 		"bootm ${loadaddr}\0" \
201c35d7cf0SFrederik Kriewitz 	"nandboot=echo Booting from nand ...; " \
202c35d7cf0SFrederik Kriewitz 		"run nandargs; " \
203c35d7cf0SFrederik Kriewitz 		"nand read ${loadaddr} 280000 400000; " \
204c35d7cf0SFrederik Kriewitz 		"bootm ${loadaddr}\0" \
205c35d7cf0SFrederik Kriewitz 	"netboot=echo Booting from network ...; " \
206c35d7cf0SFrederik Kriewitz 		"dhcp ${loadaddr}; " \
207c35d7cf0SFrederik Kriewitz 		"run netargs; " \
208c35d7cf0SFrederik Kriewitz 		"bootm ${loadaddr}\0" \
20966968110SAndrew Bradford 	"autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
210c35d7cf0SFrederik Kriewitz 			"if run loadbootscript; then " \
211c35d7cf0SFrederik Kriewitz 				"run bootscript; " \
212c35d7cf0SFrederik Kriewitz 			"else " \
213c35d7cf0SFrederik Kriewitz 				"if run loaduimage; then " \
214c35d7cf0SFrederik Kriewitz 					"run mmcboot; " \
215c35d7cf0SFrederik Kriewitz 				"else run nandboot; " \
216c35d7cf0SFrederik Kriewitz 				"fi; " \
217c35d7cf0SFrederik Kriewitz 			"fi; " \
218c35d7cf0SFrederik Kriewitz 		"else run nandboot; fi\0"
219c35d7cf0SFrederik Kriewitz 
220c35d7cf0SFrederik Kriewitz 
221c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTCOMMAND "run autoboot"
222c35d7cf0SFrederik Kriewitz 
223c35d7cf0SFrederik Kriewitz /* Boot Argument Buffer Size */
224c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0 + 0x07000000)
225c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
226c35d7cf0SFrederik Kriewitz 					0x01000000) /* 16MB */
227c35d7cf0SFrederik Kriewitz 
228c35d7cf0SFrederik Kriewitz /*
229c35d7cf0SFrederik Kriewitz  * OMAP3 has 12 GP timers, they can be driven by the system clock
230c35d7cf0SFrederik Kriewitz  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
231c35d7cf0SFrederik Kriewitz  * This rate is divided by a local divisor.
232c35d7cf0SFrederik Kriewitz  */
233c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
234c35d7cf0SFrederik Kriewitz 
235c35d7cf0SFrederik Kriewitz /* NAND and environment organization  */
2369c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
237c35d7cf0SFrederik Kriewitz 
238c35d7cf0SFrederik Kriewitz #define CONFIG_ENV_IS_IN_NAND		1
239c35d7cf0SFrederik Kriewitz #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
240c35d7cf0SFrederik Kriewitz 
2416cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
242c35d7cf0SFrederik Kriewitz 
2433f6a4922SSimon Schwarz /* SRAM config */
2443f6a4922SSimon Schwarz #define CONFIG_SYS_SRAM_START              0x40200000
2453f6a4922SSimon Schwarz #define CONFIG_SYS_SRAM_SIZE               0x10000
2463f6a4922SSimon Schwarz 
2473f6a4922SSimon Schwarz /* Defines for SPL */
2483f6a4922SSimon Schwarz #define CONFIG_SPL_NAND_SIMPLE
2493f6a4922SSimon Schwarz 
2503f6a4922SSimon Schwarz #define CONFIG_SPL_POWER_SUPPORT
2513f6a4922SSimon Schwarz #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
252*875e4154SAnthoine Bourgeois #undef CONFIG_SPL_MTD_SUPPORT
2533f6a4922SSimon Schwarz 
2543f6a4922SSimon Schwarz #define CONFIG_SPL_TEXT_BASE		0x40200000 /*CONFIG_SYS_SRAM_START*/
255e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
256*875e4154SAnthoine Bourgeois #undef CONFIG_SPL_STACK
2573f6a4922SSimon Schwarz #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
2583f6a4922SSimon Schwarz 
2593f6a4922SSimon Schwarz /* NAND boot config */
260b80a6603Spekon gupta #define CONFIG_SYS_NAND_BUSWIDTH_16BIT	16
261c471ccb9STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE
2623f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_PAGE_COUNT	64
2633f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_PAGE_SIZE	2048
2643f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_OOBSIZE		64
2653f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
2663f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
2673f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
2683f6a4922SSimon Schwarz 						10, 11, 12, 13}
2693f6a4922SSimon Schwarz 
2703f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCSIZE		512
2713f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCBYTES	3
2723f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
2733f6a4922SSimon Schwarz 
2743f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
2753f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x200000
2763f6a4922SSimon Schwarz 
277d38bc97dSSimon Schwarz /* SPL OS boot options */
278d38bc97dSSimon Schwarz #define CONFIG_CMD_SPL_WRITE_SIZE       0x400 /* 1024 byte */
279d38bc97dSSimon Schwarz #define CONFIG_CMD_SPL_NAND_OFS (CONFIG_SYS_NAND_SPL_KERNEL_OFFS+\
280d38bc97dSSimon Schwarz 					0x400000)
281d38bc97dSSimon Schwarz #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
282b6144dfcSTom Rini 
283*875e4154SAnthoine Bourgeois #undef CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR
284*875e4154SAnthoine Bourgeois #undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR
285*875e4154SAnthoine Bourgeois #undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS
286b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR	0x500 /* address 0xa0000 */
287b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR	0x8   /* address 0x1000 */
288b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS	8     /* 4KB */
289b6144dfcSTom Rini 
290d38bc97dSSimon Schwarz #define CONFIG_SYS_SPL_ARGS_ADDR        (PHYS_SDRAM_1 + 0x100)
291d38bc97dSSimon Schwarz 
292c35d7cf0SFrederik Kriewitz #endif /* __CONFIG_H */
293