1c35d7cf0SFrederik Kriewitz /* 2c35d7cf0SFrederik Kriewitz * (C) Copyright 2006-2008 3c35d7cf0SFrederik Kriewitz * Texas Instruments. 4c35d7cf0SFrederik Kriewitz * Richard Woodruff <r-woodruff2@ti.com> 5c35d7cf0SFrederik Kriewitz * Syed Mohammed Khasim <x0khasim@ti.com> 6c35d7cf0SFrederik Kriewitz * 7c35d7cf0SFrederik Kriewitz * (C) Copyright 2009 8c35d7cf0SFrederik Kriewitz * Frederik Kriewitz <frederik@kriewitz.eu> 9c35d7cf0SFrederik Kriewitz * 10c35d7cf0SFrederik Kriewitz * Configuration settings for the DevKit8000 board. 11c35d7cf0SFrederik Kriewitz * 12*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 13c35d7cf0SFrederik Kriewitz */ 14c35d7cf0SFrederik Kriewitz 15c35d7cf0SFrederik Kriewitz #ifndef __CONFIG_H 16c35d7cf0SFrederik Kriewitz #define __CONFIG_H 17c35d7cf0SFrederik Kriewitz 18c35d7cf0SFrederik Kriewitz /* High Level Configuration Options */ 19c35d7cf0SFrederik Kriewitz #define CONFIG_OMAP 1 /* in a TI OMAP core */ 20c35d7cf0SFrederik Kriewitz #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 21c35d7cf0SFrederik Kriewitz #define CONFIG_OMAP3_DEVKIT8000 1 /* working with DevKit8000 */ 222d52a9a3SSimon Schwarz #define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT8000 23308252adSMarek Vasut #define CONFIG_OMAP_GPIO 24308252adSMarek Vasut 255183b7ecSSimon Schwarz /* 265183b7ecSSimon Schwarz * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 275183b7ecSSimon Schwarz * 64 bytes before this address should be set aside for u-boot.img's 285183b7ecSSimon Schwarz * header. That is 0x800FFFC0--0x80100000 should not be used for any 295183b7ecSSimon Schwarz * other needs. 305183b7ecSSimon Schwarz */ 315183b7ecSSimon Schwarz #define CONFIG_SYS_TEXT_BASE 0x80100000 3266fca016SThomas Weber 33cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 34cae377b5SVaibhav Hiremath 35c35d7cf0SFrederik Kriewitz #include <asm/arch/cpu.h> /* get chip and board defs */ 36c35d7cf0SFrederik Kriewitz #include <asm/arch/omap3.h> 37c35d7cf0SFrederik Kriewitz 38c35d7cf0SFrederik Kriewitz /* Display CPU and Board information */ 39c35d7cf0SFrederik Kriewitz #define CONFIG_DISPLAY_CPUINFO 1 40c35d7cf0SFrederik Kriewitz #define CONFIG_DISPLAY_BOARDINFO 1 41c35d7cf0SFrederik Kriewitz 42c35d7cf0SFrederik Kriewitz /* Clock Defines */ 43c35d7cf0SFrederik Kriewitz #define V_OSCK 26000000 /* Clock output from T2 */ 44c35d7cf0SFrederik Kriewitz #define V_SCLK (V_OSCK >> 1) 45c35d7cf0SFrederik Kriewitz 46c35d7cf0SFrederik Kriewitz #define CONFIG_MISC_INIT_R 47c35d7cf0SFrederik Kriewitz 48c35d7cf0SFrederik Kriewitz #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 49c35d7cf0SFrederik Kriewitz #define CONFIG_SETUP_MEMORY_TAGS 1 50c35d7cf0SFrederik Kriewitz #define CONFIG_INITRD_TAG 1 51c35d7cf0SFrederik Kriewitz #define CONFIG_REVISION_TAG 1 52c35d7cf0SFrederik Kriewitz 532fa8ca98SGrant Likely #define CONFIG_OF_LIBFDT 1 542fa8ca98SGrant Likely 55c35d7cf0SFrederik Kriewitz /* Size of malloc() pool */ 569c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 57c35d7cf0SFrederik Kriewitz /* Sector */ 589c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 59c35d7cf0SFrederik Kriewitz 60c35d7cf0SFrederik Kriewitz /* Hardware drivers */ 61c35d7cf0SFrederik Kriewitz /* DM9000 */ 62c35d7cf0SFrederik Kriewitz #define CONFIG_NET_RETRY_COUNT 20 63c35d7cf0SFrederik Kriewitz #define CONFIG_DRIVER_DM9000 1 64c35d7cf0SFrederik Kriewitz #define CONFIG_DM9000_BASE 0x2c000000 65c35d7cf0SFrederik Kriewitz #define DM9000_IO CONFIG_DM9000_BASE 66c35d7cf0SFrederik Kriewitz #define DM9000_DATA (CONFIG_DM9000_BASE + 0x400) 67c35d7cf0SFrederik Kriewitz #define CONFIG_DM9000_USE_16BIT 1 68c35d7cf0SFrederik Kriewitz #define CONFIG_DM9000_NO_SROM 1 69c35d7cf0SFrederik Kriewitz #undef CONFIG_DM9000_DEBUG 70c35d7cf0SFrederik Kriewitz 71c35d7cf0SFrederik Kriewitz /* NS16550 Configuration */ 72c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550 73c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_SERIAL 74c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_REG_SIZE (-4) 75c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 76c35d7cf0SFrederik Kriewitz 77c35d7cf0SFrederik Kriewitz /* select serial console configuration */ 78c35d7cf0SFrederik Kriewitz #define CONFIG_CONS_INDEX 3 79c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 80c35d7cf0SFrederik Kriewitz #define CONFIG_SERIAL3 3 81c35d7cf0SFrederik Kriewitz #define CONFIG_BAUDRATE 115200 82c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 83c35d7cf0SFrederik Kriewitz 115200} 84c35d7cf0SFrederik Kriewitz 85c35d7cf0SFrederik Kriewitz /* MMC */ 86f408501dSTom Rini #define CONFIG_GENERIC_MMC 1 87c35d7cf0SFrederik Kriewitz #define CONFIG_MMC 1 88f408501dSTom Rini #define CONFIG_OMAP_HSMMC 1 89c35d7cf0SFrederik Kriewitz #define CONFIG_DOS_PARTITION 1 90c35d7cf0SFrederik Kriewitz 91c35d7cf0SFrederik Kriewitz /* I2C */ 920297ec7eSTom Rix #define CONFIG_HARD_I2C 1 93c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_I2C_SPEED 100000 94c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_I2C_SLAVE 1 95c35d7cf0SFrederik Kriewitz #define CONFIG_DRIVER_OMAP34XX_I2C 1 96c35d7cf0SFrederik Kriewitz 97c35d7cf0SFrederik Kriewitz /* TWL4030 */ 98c35d7cf0SFrederik Kriewitz #define CONFIG_TWL4030_POWER 1 99c35d7cf0SFrederik Kriewitz #define CONFIG_TWL4030_LED 1 100c35d7cf0SFrederik Kriewitz 101c35d7cf0SFrederik Kriewitz /* Board NAND Info */ 102c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NO_FLASH /* no NOR flash */ 103c35d7cf0SFrederik Kriewitz #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 104c35d7cf0SFrederik Kriewitz #define MTDIDS_DEFAULT "nand0=nand" 105c35d7cf0SFrederik Kriewitz #define MTDPARTS_DEFAULT "mtdparts=nand:" \ 106c35d7cf0SFrederik Kriewitz "512k(x-loader)," \ 107c35d7cf0SFrederik Kriewitz "1920k(u-boot)," \ 108c35d7cf0SFrederik Kriewitz "128k(u-boot-env)," \ 109c35d7cf0SFrederik Kriewitz "4m(kernel)," \ 110c35d7cf0SFrederik Kriewitz "-(fs)" 111c35d7cf0SFrederik Kriewitz 112c35d7cf0SFrederik Kriewitz #define CONFIG_NAND_OMAP_GPMC 113c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 114c35d7cf0SFrederik Kriewitz /* to access nand */ 115c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 116c35d7cf0SFrederik Kriewitz /* to access nand at */ 117c35d7cf0SFrederik Kriewitz /* CS0 */ 118c35d7cf0SFrederik Kriewitz #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 119c35d7cf0SFrederik Kriewitz 120c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 121c35d7cf0SFrederik Kriewitz /* devices */ 122c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_NAND 123c35d7cf0SFrederik Kriewitz /* nand device jffs2 lives on */ 124c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_DEV "nand0" 125c35d7cf0SFrederik Kriewitz /* start of jffs2 partition */ 126c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_PART_OFFSET 0x680000 127c35d7cf0SFrederik Kriewitz #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 128c35d7cf0SFrederik Kriewitz /* partition */ 129c35d7cf0SFrederik Kriewitz 130c35d7cf0SFrederik Kriewitz /* commands to include */ 131c35d7cf0SFrederik Kriewitz #include <config_cmd_default.h> 132c35d7cf0SFrederik Kriewitz 133c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_DHCP /* DHCP support */ 134c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_EXT2 /* EXT2 Support */ 135c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_FAT /* FAT support */ 136c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_I2C /* I2C serial bus support */ 137c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 138c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_MMC /* MMC support */ 139c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 140c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_NAND /* NAND support */ 141c35d7cf0SFrederik Kriewitz #define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */ 142c35d7cf0SFrederik Kriewitz 143c35d7cf0SFrederik Kriewitz #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 144c35d7cf0SFrederik Kriewitz #undef CONFIG_CMD_IMI /* iminfo */ 145c35d7cf0SFrederik Kriewitz 146c35d7cf0SFrederik Kriewitz /* BOOTP/DHCP options */ 147c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_SUBNETMASK 148c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_GATEWAY 149c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_HOSTNAME 150c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_NISDOMAIN 151c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_BOOTPATH 152c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_BOOTFILESIZE 153c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_DNS 154c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_DNS2 155c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_SEND_HOSTNAME 156c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_NTPSERVER 157c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTP_TIMEOFFSET 158c35d7cf0SFrederik Kriewitz #undef CONFIG_BOOTP_VENDOREX 159c35d7cf0SFrederik Kriewitz 160c35d7cf0SFrederik Kriewitz /* Environment information */ 161c35d7cf0SFrederik Kriewitz #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */ 162c35d7cf0SFrederik Kriewitz 163c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTDELAY 3 164c35d7cf0SFrederik Kriewitz 165c35d7cf0SFrederik Kriewitz #define CONFIG_EXTRA_ENV_SETTINGS \ 166c35d7cf0SFrederik Kriewitz "loadaddr=0x82000000\0" \ 1672d76da24SThomas Weber "console=ttyO2,115200n8\0" \ 168f408501dSTom Rini "mmcdev=0\0" \ 169c35d7cf0SFrederik Kriewitz "vram=12M\0" \ 170c35d7cf0SFrederik Kriewitz "dvimode=1024x768MR-16@60\0" \ 171c35d7cf0SFrederik Kriewitz "defaultdisplay=dvi\0" \ 172c35d7cf0SFrederik Kriewitz "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \ 173c35d7cf0SFrederik Kriewitz "kernelopts=rw\0" \ 174c35d7cf0SFrederik Kriewitz "commonargs=" \ 175c35d7cf0SFrederik Kriewitz "setenv bootargs console=${console} " \ 176c35d7cf0SFrederik Kriewitz "vram=${vram} " \ 177c35d7cf0SFrederik Kriewitz "omapfb.mode=dvi:${dvimode} " \ 178c35d7cf0SFrederik Kriewitz "omapdss.def_disp=${defaultdisplay}\0" \ 179c35d7cf0SFrederik Kriewitz "mmcargs=" \ 180c35d7cf0SFrederik Kriewitz "run commonargs; " \ 181c35d7cf0SFrederik Kriewitz "setenv bootargs ${bootargs} " \ 182c35d7cf0SFrederik Kriewitz "root=/dev/mmcblk0p2 " \ 183b72db208SAndreas Bießmann "rootwait " \ 184c35d7cf0SFrederik Kriewitz "${kernelopts}\0" \ 185c35d7cf0SFrederik Kriewitz "nandargs=" \ 186c35d7cf0SFrederik Kriewitz "run commonargs; " \ 187c35d7cf0SFrederik Kriewitz "setenv bootargs ${bootargs} " \ 188c35d7cf0SFrederik Kriewitz "omapfb.mode=dvi:${dvimode} " \ 189c35d7cf0SFrederik Kriewitz "omapdss.def_disp=${defaultdisplay} " \ 190c35d7cf0SFrederik Kriewitz "root=/dev/mtdblock4 " \ 191c35d7cf0SFrederik Kriewitz "rootfstype=jffs2 " \ 192c35d7cf0SFrederik Kriewitz "${kernelopts}\0" \ 193c35d7cf0SFrederik Kriewitz "netargs=" \ 194c35d7cf0SFrederik Kriewitz "run commonargs; " \ 195c35d7cf0SFrederik Kriewitz "setenv bootargs ${bootargs} " \ 196c35d7cf0SFrederik Kriewitz "root=/dev/nfs " \ 197c35d7cf0SFrederik Kriewitz "nfsroot=${serverip}:${rootpath},${nfsopts} " \ 198c35d7cf0SFrederik Kriewitz "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \ 199c35d7cf0SFrederik Kriewitz "${kernelopts} " \ 200c35d7cf0SFrederik Kriewitz "dnsip1=${dnsip} " \ 201c35d7cf0SFrederik Kriewitz "dnsip2=${dnsip2}\0" \ 202f408501dSTom Rini "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 203c35d7cf0SFrederik Kriewitz "bootscript=echo Running bootscript from mmc ...; " \ 204c35d7cf0SFrederik Kriewitz "source ${loadaddr}\0" \ 205f408501dSTom Rini "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 206c35d7cf0SFrederik Kriewitz "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \ 207c35d7cf0SFrederik Kriewitz "mmcboot=echo Booting from mmc ...; " \ 208c35d7cf0SFrederik Kriewitz "run mmcargs; " \ 209c35d7cf0SFrederik Kriewitz "bootm ${loadaddr}\0" \ 210c35d7cf0SFrederik Kriewitz "nandboot=echo Booting from nand ...; " \ 211c35d7cf0SFrederik Kriewitz "run nandargs; " \ 212c35d7cf0SFrederik Kriewitz "nand read ${loadaddr} 280000 400000; " \ 213c35d7cf0SFrederik Kriewitz "bootm ${loadaddr}\0" \ 214c35d7cf0SFrederik Kriewitz "netboot=echo Booting from network ...; " \ 215c35d7cf0SFrederik Kriewitz "dhcp ${loadaddr}; " \ 216c35d7cf0SFrederik Kriewitz "run netargs; " \ 217c35d7cf0SFrederik Kriewitz "bootm ${loadaddr}\0" \ 21866968110SAndrew Bradford "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \ 219c35d7cf0SFrederik Kriewitz "if run loadbootscript; then " \ 220c35d7cf0SFrederik Kriewitz "run bootscript; " \ 221c35d7cf0SFrederik Kriewitz "else " \ 222c35d7cf0SFrederik Kriewitz "if run loaduimage; then " \ 223c35d7cf0SFrederik Kriewitz "run mmcboot; " \ 224c35d7cf0SFrederik Kriewitz "else run nandboot; " \ 225c35d7cf0SFrederik Kriewitz "fi; " \ 226c35d7cf0SFrederik Kriewitz "fi; " \ 227c35d7cf0SFrederik Kriewitz "else run nandboot; fi\0" 228c35d7cf0SFrederik Kriewitz 229c35d7cf0SFrederik Kriewitz 230c35d7cf0SFrederik Kriewitz #define CONFIG_BOOTCOMMAND "run autoboot" 231c35d7cf0SFrederik Kriewitz 232c35d7cf0SFrederik Kriewitz /* Miscellaneous configurable options */ 233c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_LONGHELP /* undef to save memory */ 234c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 235c35d7cf0SFrederik Kriewitz #define CONFIG_AUTO_COMPLETE 1 236c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_PROMPT "OMAP3 DevKit8000 # " 237c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 238c35d7cf0SFrederik Kriewitz /* Print Buffer Size */ 239c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 240c35d7cf0SFrederik Kriewitz sizeof(CONFIG_SYS_PROMPT) + 16) 241c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MAXARGS 128 /* max number of command args */ 242c35d7cf0SFrederik Kriewitz 243c35d7cf0SFrederik Kriewitz /* Boot Argument Buffer Size */ 244c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 245c35d7cf0SFrederik Kriewitz 246c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x07000000) 247c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 248c35d7cf0SFrederik Kriewitz 0x01000000) /* 16MB */ 249c35d7cf0SFrederik Kriewitz 250c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000) 251c35d7cf0SFrederik Kriewitz 252c35d7cf0SFrederik Kriewitz /* 253c35d7cf0SFrederik Kriewitz * OMAP3 has 12 GP timers, they can be driven by the system clock 254c35d7cf0SFrederik Kriewitz * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 255c35d7cf0SFrederik Kriewitz * This rate is divided by a local divisor. 256c35d7cf0SFrederik Kriewitz */ 257c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 258c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 259c35d7cf0SFrederik Kriewitz #define CONFIG_SYS_HZ 1000 260c35d7cf0SFrederik Kriewitz 261c35d7cf0SFrederik Kriewitz /* Physical Memory Map */ 262c35d7cf0SFrederik Kriewitz #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 263c35d7cf0SFrederik Kriewitz #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 264c35d7cf0SFrederik Kriewitz #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 265c35d7cf0SFrederik Kriewitz 266c35d7cf0SFrederik Kriewitz /* NAND and environment organization */ 267c35d7cf0SFrederik Kriewitz #define PISMO1_NAND_SIZE GPMC_SIZE_128M 268c35d7cf0SFrederik Kriewitz 2699c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 270c35d7cf0SFrederik Kriewitz 271c35d7cf0SFrederik Kriewitz #define CONFIG_ENV_IS_IN_NAND 1 272c35d7cf0SFrederik Kriewitz #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 273c35d7cf0SFrederik Kriewitz 2746cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 275c35d7cf0SFrederik Kriewitz 27666fca016SThomas Weber #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 27730f305c9SThomas Weber #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 27830f305c9SThomas Weber #define CONFIG_SYS_INIT_RAM_SIZE 0x800 27930f305c9SThomas Weber #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 28030f305c9SThomas Weber CONFIG_SYS_INIT_RAM_SIZE - \ 28130f305c9SThomas Weber GENERATED_GBL_DATA_SIZE) 28266fca016SThomas Weber 2833f6a4922SSimon Schwarz /* SRAM config */ 2843f6a4922SSimon Schwarz #define CONFIG_SYS_SRAM_START 0x40200000 2853f6a4922SSimon Schwarz #define CONFIG_SYS_SRAM_SIZE 0x10000 2863f6a4922SSimon Schwarz 2873f6a4922SSimon Schwarz /* Defines for SPL */ 2883f6a4922SSimon Schwarz #define CONFIG_SPL 28947f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 2903f6a4922SSimon Schwarz #define CONFIG_SPL_NAND_SIMPLE 2913f6a4922SSimon Schwarz 2923f6a4922SSimon Schwarz #define CONFIG_SPL_LIBCOMMON_SUPPORT 2933f6a4922SSimon Schwarz #define CONFIG_SPL_LIBDISK_SUPPORT 294ee08a826STom Rini #define CONFIG_SPL_BOARD_INIT 2953f6a4922SSimon Schwarz #define CONFIG_SPL_I2C_SUPPORT 2963f6a4922SSimon Schwarz #define CONFIG_SPL_LIBGENERIC_SUPPORT 2973f6a4922SSimon Schwarz #define CONFIG_SPL_SERIAL_SUPPORT 29816e41c85SMarek Vasut #define CONFIG_SPL_GPIO_SUPPORT 2993f6a4922SSimon Schwarz #define CONFIG_SPL_POWER_SUPPORT 3003f6a4922SSimon Schwarz #define CONFIG_SPL_NAND_SUPPORT 3016f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3026f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3036f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 30499154714SSimon Schwarz #define CONFIG_SPL_MMC_SUPPORT 30599154714SSimon Schwarz #define CONFIG_SPL_FAT_SUPPORT 3063f6a4922SSimon Schwarz #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 30799154714SSimon Schwarz #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 30899154714SSimon Schwarz #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 30999154714SSimon Schwarz #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3103f6a4922SSimon Schwarz 3113f6a4922SSimon Schwarz #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/ 312e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 3133f6a4922SSimon Schwarz #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 3143f6a4922SSimon Schwarz 3152d52a9a3SSimon Schwarz #define CONFIG_SPL_BSS_START_ADDR 0x80000500 /* leave space for bootargs*/ 3163f6a4922SSimon Schwarz #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 3173f6a4922SSimon Schwarz 3183f6a4922SSimon Schwarz /* NAND boot config */ 319c471ccb9STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3203f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_PAGE_COUNT 64 3213f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3223f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_OOBSIZE 64 3233f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3243f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 3253f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 3263f6a4922SSimon Schwarz 10, 11, 12, 13} 3273f6a4922SSimon Schwarz 3283f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCSIZE 512 3293f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_ECCBYTES 3 3303f6a4922SSimon Schwarz 3313f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3323f6a4922SSimon Schwarz 3333f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 3343f6a4922SSimon Schwarz #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x200000 3353f6a4922SSimon Schwarz 3365183b7ecSSimon Schwarz #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 337ba75a81aSTom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */ 338ba75a81aSTom Rini 339d38bc97dSSimon Schwarz /* SPL OS boot options */ 3402d52a9a3SSimon Schwarz #define CONFIG_SPL_OS_BOOT 3412d52a9a3SSimon Schwarz 342d38bc97dSSimon Schwarz #define CONFIG_CMD_SPL 343d38bc97dSSimon Schwarz #define CONFIG_CMD_SPL_WRITE_SIZE 0x400 /* 1024 byte */ 344d38bc97dSSimon Schwarz #define CONFIG_CMD_SPL_NAND_OFS (CONFIG_SYS_NAND_SPL_KERNEL_OFFS+\ 345d38bc97dSSimon Schwarz 0x400000) 346d38bc97dSSimon Schwarz #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000 347b6144dfcSTom Rini 348b6144dfcSTom Rini #define CONFIG_SPL_FAT_LOAD_KERNEL_NAME "uImage" 349b6144dfcSTom Rini #define CONFIG_SPL_FAT_LOAD_ARGS_NAME "args" 350b6144dfcSTom Rini 351b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x500 /* address 0xa0000 */ 352b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x8 /* address 0x1000 */ 353b6144dfcSTom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 8 /* 4KB */ 354b6144dfcSTom Rini 355d38bc97dSSimon Schwarz #define CONFIG_SYS_SPL_ARGS_ADDR (PHYS_SDRAM_1 + 0x100) 356d38bc97dSSimon Schwarz 357c35d7cf0SFrederik Kriewitz #endif /* __CONFIG_H */ 358