1 /* 2 * (C) Copyright 2003 3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 /* 9 * This file contains the configuration parameters for the dbau1x00 board. 10 */ 11 12 #ifndef __CONFIG_H 13 #define __CONFIG_H 14 15 #define CONFIG_DBAU1X00 1 16 #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */ 17 18 #ifdef CONFIG_DBAU1000 19 /* Also known as Merlot */ 20 #define CONFIG_SOC_AU1000 1 21 #else 22 #ifdef CONFIG_DBAU1100 23 #define CONFIG_SOC_AU1100 1 24 #else 25 #ifdef CONFIG_DBAU1500 26 #define CONFIG_SOC_AU1500 1 27 #else 28 #ifdef CONFIG_DBAU1550 29 /* Cabernet */ 30 #define CONFIG_SOC_AU1550 1 31 #else 32 #error "No valid board set" 33 #endif 34 #endif 35 #endif 36 #endif 37 38 /* valid baudrates */ 39 40 #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 41 #undef CONFIG_BOOTARGS 42 43 #define CONFIG_EXTRA_ENV_SETTINGS \ 44 "addmisc=setenv bootargs ${bootargs} " \ 45 "console=ttyS0,${baudrate} " \ 46 "panic=1\0" \ 47 "bootfile=/tftpboot/vmlinux.srec\0" \ 48 "load=tftp 80500000 ${u-boot}\0" \ 49 "" 50 51 #ifdef CONFIG_DBAU1550 52 /* Boot from flash by default, revert to bootp */ 53 #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm" 54 #else /* CONFIG_DBAU1550 */ 55 #define CONFIG_BOOTCOMMAND "bootp;bootm" 56 #endif /* CONFIG_DBAU1550 */ 57 58 /* 59 * BOOTP options 60 */ 61 #define CONFIG_BOOTP_BOOTFILESIZE 62 #define CONFIG_BOOTP_BOOTPATH 63 #define CONFIG_BOOTP_GATEWAY 64 #define CONFIG_BOOTP_HOSTNAME 65 66 /* 67 * Command line configuration. 68 */ 69 70 /* 71 * Miscellaneous configurable options 72 */ 73 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 74 75 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 76 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 77 #define CONFIG_SYS_MAXARGS 16 /* max number of command args*/ 78 79 #define CONFIG_SYS_MALLOC_LEN 128*1024 80 81 #define CONFIG_SYS_BOOTPARAMS_LEN 128*1024 82 83 #define CONFIG_SYS_MHZ 396 84 85 #if (CONFIG_SYS_MHZ % 12) != 0 86 #error "Invalid CPU frequency - must be multiple of 12!" 87 #endif 88 89 #define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000) 90 91 #define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */ 92 93 #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */ 94 95 #define CONFIG_SYS_MEMTEST_START 0x80100000 96 #define CONFIG_SYS_MEMTEST_END 0x80800000 97 98 /*----------------------------------------------------------------------- 99 * FLASH and environment organization 100 */ 101 #ifdef CONFIG_DBAU1550 102 103 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 104 #define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */ 105 106 #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */ 107 #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */ 108 109 #else /* CONFIG_DBAU1550 */ 110 111 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 112 #define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */ 113 114 #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */ 115 #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */ 116 117 #endif /* CONFIG_DBAU1550 */ 118 119 #define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2} 120 121 #define CONFIG_SYS_FLASH_CFI 1 122 #define CONFIG_FLASH_CFI_DRIVER 1 123 124 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 125 #define CONFIG_SYS_MONITOR_LEN (192 << 10) 126 127 #define CONFIG_SYS_INIT_SP_OFFSET 0x400000 128 129 /* We boot from this flash, selected with dip switch */ 130 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2 131 132 /* timeout values are in ticks */ 133 #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */ 134 #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */ 135 136 /* Address and size of Primary Environment Sector */ 137 #define CONFIG_ENV_ADDR 0xB0030000 138 #define CONFIG_ENV_SIZE 0x10000 139 140 #define CONFIG_FLASH_16BIT 141 142 #define CONFIG_NR_DRAM_BANKS 2 143 144 #ifdef CONFIG_DBAU1550 145 #define MEM_SIZE 192 146 #else 147 #define MEM_SIZE 64 148 #endif 149 150 #define CONFIG_MEMSIZE_IN_BYTES 151 152 #ifndef CONFIG_DBAU1550 153 /*---ATA PCMCIA ------------------------------------*/ 154 #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */ 155 #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000 156 #define CONFIG_PCMCIA_SLOT_A 157 158 #define CONFIG_ATAPI 1 159 160 /* We run CF in "true ide" mode or a harddrive via pcmcia */ 161 #define CONFIG_IDE_PCMCIA 1 162 163 /* We only support one slot for now */ 164 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ 165 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ 166 167 #undef CONFIG_IDE_LED /* LED for ide not supported */ 168 #undef CONFIG_IDE_RESET /* reset for ide not supported */ 169 170 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 171 172 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR 173 174 /* Offset for data I/O */ 175 #define CONFIG_SYS_ATA_DATA_OFFSET 8 176 177 /* Offset for normal register accesses */ 178 #define CONFIG_SYS_ATA_REG_OFFSET 0 179 180 /* Offset for alternate registers */ 181 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 182 #endif /* CONFIG_DBAU1550 */ 183 184 #endif /* __CONFIG_H */ 185