xref: /rk3399_rockchip-uboot/include/configs/db-mv784mp-gp.h (revision 8c8228251d3c7ca68c239ec7524bdbfd9903f20a)
1dd580801SStefan Roese /*
2c4be10b5SStefan Roese  * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
3dd580801SStefan Roese  *
4dd580801SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
5dd580801SStefan Roese  */
6dd580801SStefan Roese 
7dd580801SStefan Roese #ifndef _CONFIG_DB_MV7846MP_GP_H
8dd580801SStefan Roese #define _CONFIG_DB_MV7846MP_GP_H
9dd580801SStefan Roese 
10dd580801SStefan Roese /*
11dd580801SStefan Roese  * High Level Configuration Options (easy to change)
12dd580801SStefan Roese  */
13dd580801SStefan Roese #define CONFIG_ARMADA_XP		/* SOC Family Name */
142554167cSStefan Roese #define CONFIG_DB_784MP_GP		/* Board target name for DDR training */
152554167cSStefan Roese 
16dd580801SStefan Roese #define CONFIG_DISPLAY_BOARDINFO_LATE
17dd580801SStefan Roese 
182923c2d2SStefan Roese /*
192923c2d2SStefan Roese  * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
202923c2d2SStefan Roese  * for DDR ECC byte filling in the SPL before loading the main
212923c2d2SStefan Roese  * U-Boot into it.
222923c2d2SStefan Roese  */
232923c2d2SStefan Roese #define	CONFIG_SYS_TEXT_BASE	0x00800000
24dd580801SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
25dd580801SStefan Roese 
26dd580801SStefan Roese /*
27dd580801SStefan Roese  * Commands configuration
28dd580801SStefan Roese  */
29dd580801SStefan Roese #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
30dd580801SStefan Roese #define CONFIG_CMD_DHCP
31dd580801SStefan Roese #define CONFIG_CMD_ENV
32*8c822825SStefan Roese #define CONFIG_CMD_EXT2
33*8c822825SStefan Roese #define CONFIG_CMD_EXT4
34*8c822825SStefan Roese #define CONFIG_CMD_FAT
35*8c822825SStefan Roese #define CONFIG_CMD_FS_GENERIC
36dd580801SStefan Roese #define CONFIG_CMD_I2C
37d6b6303dSStefan Roese #define CONFIG_CMD_NAND
3841e705acSStefan Roese #define CONFIG_CMD_PCI
39dd580801SStefan Roese #define CONFIG_CMD_PING
40c4be10b5SStefan Roese #define CONFIG_CMD_SATA
41dd580801SStefan Roese #define CONFIG_CMD_SF
42dd580801SStefan Roese #define CONFIG_CMD_SPI
43dd580801SStefan Roese #define CONFIG_CMD_TFTPPUT
44dd580801SStefan Roese #define CONFIG_CMD_TIME
45dd580801SStefan Roese 
46dd580801SStefan Roese /* I2C */
47dd580801SStefan Roese #define CONFIG_SYS_I2C
48dd580801SStefan Roese #define CONFIG_SYS_I2C_MVTWSI
49dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
50dd580801SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x0
51dd580801SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
52dd580801SStefan Roese 
5349114c87SStefan Roese /* USB/EHCI configuration */
5449114c87SStefan Roese #define CONFIG_EHCI_IS_TDI
558a333716SAnton Schubert #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
5649114c87SStefan Roese 
57dd580801SStefan Roese /* SPI NOR flash default params, used by sf commands */
58dd580801SStefan Roese #define CONFIG_SF_DEFAULT_SPEED		1000000
59dd580801SStefan Roese #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
60dd580801SStefan Roese 
61dd580801SStefan Roese /* Environment in SPI NOR flash */
62dd580801SStefan Roese #define CONFIG_ENV_IS_IN_SPI_FLASH
63dd580801SStefan Roese #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
64dd580801SStefan Roese #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
65dd580801SStefan Roese #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64KiB sectors */
66dd580801SStefan Roese 
67dd580801SStefan Roese #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
68dd580801SStefan Roese #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
69dd580801SStefan Roese 
70dd580801SStefan Roese #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
71dd580801SStefan Roese #define CONFIG_SYS_ALT_MEMTEST
72dd580801SStefan Roese 
73e863f7f0SAnton Schubert /* SATA support */
74c4be10b5SStefan Roese #define CONFIG_SYS_SATA_MAX_DEVICE	2
75c4be10b5SStefan Roese #define CONFIG_SATA_MV
76c4be10b5SStefan Roese #define CONFIG_LIBATA
77c4be10b5SStefan Roese #define CONFIG_LBA48
78c4be10b5SStefan Roese #define CONFIG_EFI_PARTITION
79e863f7f0SAnton Schubert #define CONFIG_DOS_PARTITION
80e863f7f0SAnton Schubert 
81*8c822825SStefan Roese /* Additional FS support/configuration */
82*8c822825SStefan Roese #define CONFIG_SUPPORT_VFAT
83*8c822825SStefan Roese 
8441e705acSStefan Roese /* PCIe support */
856451223aSStefan Roese #ifndef CONFIG_SPL_BUILD
8641e705acSStefan Roese #define CONFIG_PCI
8741e705acSStefan Roese #define CONFIG_PCI_MVEBU
8841e705acSStefan Roese #define CONFIG_PCI_PNP
8941e705acSStefan Roese #define CONFIG_PCI_SCAN_SHOW
906451223aSStefan Roese #endif
9141e705acSStefan Roese 
92d6b6303dSStefan Roese /* NAND */
93d6b6303dSStefan Roese #define CONFIG_SYS_NAND_USE_FLASH_BBT
94d6b6303dSStefan Roese #define CONFIG_SYS_NAND_ONFI_DETECTION
95d6b6303dSStefan Roese 
96dd580801SStefan Roese /*
97dd580801SStefan Roese  * mv-common.h should be defined after CMD configs since it used them
98dd580801SStefan Roese  * to enable certain macros
99dd580801SStefan Roese  */
100dd580801SStefan Roese #include "mv-common.h"
101dd580801SStefan Roese 
1022554167cSStefan Roese /*
1032554167cSStefan Roese  * Memory layout while starting into the bin_hdr via the
1042554167cSStefan Roese  * BootROM:
1052554167cSStefan Roese  *
1062554167cSStefan Roese  * 0x4000.4000 - 0x4003.4000	headers space (192KiB)
1072554167cSStefan Roese  * 0x4000.4030			bin_hdr start address
1082554167cSStefan Roese  * 0x4003.4000 - 0x4004.7c00	BootROM memory allocations (15KiB)
1092554167cSStefan Roese  * 0x4007.fffc			BootROM stack top
1102554167cSStefan Roese  *
1112554167cSStefan Roese  * The address space between 0x4007.fffc and 0x400f.fff is not locked in
1122554167cSStefan Roese  * L2 cache thus cannot be used.
1132554167cSStefan Roese  */
1142554167cSStefan Roese 
1152554167cSStefan Roese /* SPL */
1162554167cSStefan Roese /* Defines for SPL */
1172554167cSStefan Roese #define CONFIG_SPL_FRAMEWORK
1182554167cSStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40004030
1192554167cSStefan Roese #define CONFIG_SPL_MAX_SIZE		((128 << 10) - 0x4030)
1202554167cSStefan Roese 
1212554167cSStefan Roese #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + (128 << 10))
1222554167cSStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
1232554167cSStefan Roese 
1246451223aSStefan Roese #ifdef CONFIG_SPL_BUILD
1256451223aSStefan Roese #define CONFIG_SYS_MALLOC_SIMPLE
1266451223aSStefan Roese #endif
1272554167cSStefan Roese 
1282554167cSStefan Roese #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
1292554167cSStefan Roese #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
1302554167cSStefan Roese 
1312554167cSStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT
1322554167cSStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT
1332554167cSStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT
1342554167cSStefan Roese #define CONFIG_SPL_I2C_SUPPORT
1352554167cSStefan Roese 
1362554167cSStefan Roese /* SPL related SPI defines */
1372554167cSStefan Roese #define CONFIG_SPL_SPI_SUPPORT
1382554167cSStefan Roese #define CONFIG_SPL_SPI_FLASH_SUPPORT
1392554167cSStefan Roese #define CONFIG_SPL_SPI_LOAD
1402554167cSStefan Roese #define CONFIG_SPL_SPI_BUS		0
1412554167cSStefan Roese #define CONFIG_SPL_SPI_CS		0
1422554167cSStefan Roese #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
1432bd8711eSStefan Roese #define CONFIG_SYS_U_BOOT_OFFS		CONFIG_SYS_SPI_U_BOOT_OFFS
1442554167cSStefan Roese 
1452554167cSStefan Roese /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
146ff9112dfSStefan Roese #define CONFIG_SYS_MVEBU_DDR_AXP
1472554167cSStefan Roese #define CONFIG_SPD_EEPROM		0x4e
1482554167cSStefan Roese 
149dd580801SStefan Roese #endif /* _CONFIG_DB_MV7846MP_GP_H */
150