xref: /rk3399_rockchip-uboot/include/configs/db-mv784mp-gp.h (revision 6451223a8d1dc57cf0edc7f41799ec79468959c8)
1dd580801SStefan Roese /*
2dd580801SStefan Roese  * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3dd580801SStefan Roese  *
4dd580801SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
5dd580801SStefan Roese  */
6dd580801SStefan Roese 
7dd580801SStefan Roese #ifndef _CONFIG_DB_MV7846MP_GP_H
8dd580801SStefan Roese #define _CONFIG_DB_MV7846MP_GP_H
9dd580801SStefan Roese 
10dd580801SStefan Roese /*
11dd580801SStefan Roese  * High Level Configuration Options (easy to change)
12dd580801SStefan Roese  */
13dd580801SStefan Roese #define CONFIG_ARMADA_XP		/* SOC Family Name */
142554167cSStefan Roese #define CONFIG_DB_784MP_GP		/* Board target name for DDR training */
152554167cSStefan Roese 
1642cc034fSStefan Roese #ifdef CONFIG_SPL_BUILD
17dd580801SStefan Roese #define CONFIG_SKIP_LOWLEVEL_INIT	/* disable board lowlevel_init */
1842cc034fSStefan Roese #endif
19dd580801SStefan Roese #define CONFIG_DISPLAY_BOARDINFO_LATE
20dd580801SStefan Roese 
212923c2d2SStefan Roese /*
222923c2d2SStefan Roese  * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
232923c2d2SStefan Roese  * for DDR ECC byte filling in the SPL before loading the main
242923c2d2SStefan Roese  * U-Boot into it.
252923c2d2SStefan Roese  */
262923c2d2SStefan Roese #define	CONFIG_SYS_TEXT_BASE	0x00800000
27dd580801SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
28dd580801SStefan Roese 
29dd580801SStefan Roese /*
30dd580801SStefan Roese  * Commands configuration
31dd580801SStefan Roese  */
32dd580801SStefan Roese #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
33dd580801SStefan Roese #define CONFIG_CMD_DHCP
34dd580801SStefan Roese #define CONFIG_CMD_ENV
35dd580801SStefan Roese #define CONFIG_CMD_I2C
36e863f7f0SAnton Schubert #define CONFIG_CMD_IDE
37d6b6303dSStefan Roese #define CONFIG_CMD_NAND
3841e705acSStefan Roese #define CONFIG_CMD_PCI
39dd580801SStefan Roese #define CONFIG_CMD_PING
40dd580801SStefan Roese #define CONFIG_CMD_SF
41dd580801SStefan Roese #define CONFIG_CMD_SPI
42dd580801SStefan Roese #define CONFIG_CMD_TFTPPUT
43dd580801SStefan Roese #define CONFIG_CMD_TIME
44dd580801SStefan Roese 
45dd580801SStefan Roese /* I2C */
46dd580801SStefan Roese #define CONFIG_SYS_I2C
47dd580801SStefan Roese #define CONFIG_SYS_I2C_MVTWSI
48dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
49dd580801SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x0
50dd580801SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
51dd580801SStefan Roese 
5249114c87SStefan Roese /* USB/EHCI configuration */
5349114c87SStefan Roese #define CONFIG_EHCI_IS_TDI
548a333716SAnton Schubert #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
5549114c87SStefan Roese 
56dd580801SStefan Roese /* SPI NOR flash default params, used by sf commands */
57dd580801SStefan Roese #define CONFIG_SF_DEFAULT_SPEED		1000000
58dd580801SStefan Roese #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
59dd580801SStefan Roese 
60dd580801SStefan Roese /* Environment in SPI NOR flash */
61dd580801SStefan Roese #define CONFIG_ENV_IS_IN_SPI_FLASH
62dd580801SStefan Roese #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
63dd580801SStefan Roese #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
64dd580801SStefan Roese #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64KiB sectors */
65dd580801SStefan Roese 
66dd580801SStefan Roese #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
67cae9008fSStefan Roese #define CONFIG_PHY_ADDR			{ 0x10, 0x11, 0x12, 0x13 }
68dd580801SStefan Roese #define CONFIG_SYS_NETA_INTERFACE_TYPE	PHY_INTERFACE_MODE_QSGMII
69dd580801SStefan Roese #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
70dd580801SStefan Roese #define CONFIG_RESET_PHY_R
71dd580801SStefan Roese 
72dd580801SStefan Roese #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
73dd580801SStefan Roese #define CONFIG_SYS_ALT_MEMTEST
74dd580801SStefan Roese 
75e863f7f0SAnton Schubert /* SATA support */
76e863f7f0SAnton Schubert #ifdef CONFIG_CMD_IDE
77e863f7f0SAnton Schubert #define __io
78e863f7f0SAnton Schubert #define CONFIG_IDE_PREINIT
79e863f7f0SAnton Schubert #define CONFIG_MVSATA_IDE
80e863f7f0SAnton Schubert 
81e863f7f0SAnton Schubert /* Needs byte-swapping for ATA data register */
82e863f7f0SAnton Schubert #define CONFIG_IDE_SWAP_IO
83e863f7f0SAnton Schubert 
84e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_REG_OFFSET	0x0100 /* Offset for register access */
85e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_DATA_OFFSET	0x0100 /* Offset for data I/O */
86e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_ALT_OFFSET	0x0100
87e863f7f0SAnton Schubert 
88e863f7f0SAnton Schubert /* Each 8-bit ATA register is aligned to a 4-bytes address */
89e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_STRIDE		4
90e863f7f0SAnton Schubert 
91e863f7f0SAnton Schubert /* CONFIG_CMD_IDE requires some #defines for ATA registers */
92e863f7f0SAnton Schubert #define CONFIG_SYS_IDE_MAXBUS		2
93e863f7f0SAnton Schubert #define CONFIG_SYS_IDE_MAXDEVICE	CONFIG_SYS_IDE_MAXBUS
94e863f7f0SAnton Schubert 
95e863f7f0SAnton Schubert /* ATA registers base is at SATA controller base */
96e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_BASE_ADDR	MVEBU_AXP_SATA_BASE
97e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_IDE0_OFFSET	0x2000
98e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_IDE1_OFFSET	0x4000
99e863f7f0SAnton Schubert 
100e863f7f0SAnton Schubert #define CONFIG_DOS_PARTITION
101e863f7f0SAnton Schubert #endif /* CONFIG_CMD_IDE */
102e863f7f0SAnton Schubert 
10341e705acSStefan Roese /* PCIe support */
104*6451223aSStefan Roese #ifndef CONFIG_SPL_BUILD
10541e705acSStefan Roese #define CONFIG_PCI
10641e705acSStefan Roese #define CONFIG_PCI_MVEBU
10741e705acSStefan Roese #define CONFIG_PCI_PNP
10841e705acSStefan Roese #define CONFIG_PCI_SCAN_SHOW
10941e705acSStefan Roese #define CONFIG_E1000	/* enable Intel E1000 support for testing */
110*6451223aSStefan Roese #endif
11141e705acSStefan Roese 
112d6b6303dSStefan Roese /* NAND */
113d6b6303dSStefan Roese #define CONFIG_SYS_NAND_USE_FLASH_BBT
114d6b6303dSStefan Roese #define CONFIG_SYS_NAND_ONFI_DETECTION
115d6b6303dSStefan Roese 
116dd580801SStefan Roese /*
117dd580801SStefan Roese  * mv-common.h should be defined after CMD configs since it used them
118dd580801SStefan Roese  * to enable certain macros
119dd580801SStefan Roese  */
120dd580801SStefan Roese #include "mv-common.h"
121dd580801SStefan Roese 
1222554167cSStefan Roese /*
1232554167cSStefan Roese  * Memory layout while starting into the bin_hdr via the
1242554167cSStefan Roese  * BootROM:
1252554167cSStefan Roese  *
1262554167cSStefan Roese  * 0x4000.4000 - 0x4003.4000	headers space (192KiB)
1272554167cSStefan Roese  * 0x4000.4030			bin_hdr start address
1282554167cSStefan Roese  * 0x4003.4000 - 0x4004.7c00	BootROM memory allocations (15KiB)
1292554167cSStefan Roese  * 0x4007.fffc			BootROM stack top
1302554167cSStefan Roese  *
1312554167cSStefan Roese  * The address space between 0x4007.fffc and 0x400f.fff is not locked in
1322554167cSStefan Roese  * L2 cache thus cannot be used.
1332554167cSStefan Roese  */
1342554167cSStefan Roese 
1352554167cSStefan Roese /* SPL */
1362554167cSStefan Roese /* Defines for SPL */
1372554167cSStefan Roese #define CONFIG_SPL_FRAMEWORK
1382554167cSStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40004030
1392554167cSStefan Roese #define CONFIG_SPL_MAX_SIZE		((128 << 10) - 0x4030)
1402554167cSStefan Roese 
1412554167cSStefan Roese #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + (128 << 10))
1422554167cSStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
1432554167cSStefan Roese 
144*6451223aSStefan Roese #ifdef CONFIG_SPL_BUILD
145*6451223aSStefan Roese #define CONFIG_SYS_MALLOC_SIMPLE
146*6451223aSStefan Roese #endif
1472554167cSStefan Roese 
1482554167cSStefan Roese #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
1492554167cSStefan Roese #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
1502554167cSStefan Roese 
1512554167cSStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT
1522554167cSStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT
1532554167cSStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT
1542554167cSStefan Roese #define CONFIG_SPL_I2C_SUPPORT
1552554167cSStefan Roese 
1562554167cSStefan Roese /* SPL related SPI defines */
1572554167cSStefan Roese #define CONFIG_SPL_SPI_SUPPORT
1582554167cSStefan Roese #define CONFIG_SPL_SPI_FLASH_SUPPORT
1592554167cSStefan Roese #define CONFIG_SPL_SPI_LOAD
1602554167cSStefan Roese #define CONFIG_SPL_SPI_BUS		0
1612554167cSStefan Roese #define CONFIG_SPL_SPI_CS		0
1622554167cSStefan Roese #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
1632bd8711eSStefan Roese #define CONFIG_SYS_U_BOOT_OFFS		CONFIG_SYS_SPI_U_BOOT_OFFS
1642554167cSStefan Roese 
1652554167cSStefan Roese /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
166ff9112dfSStefan Roese #define CONFIG_SYS_MVEBU_DDR_AXP
1672554167cSStefan Roese #define CONFIG_SPD_EEPROM		0x4e
1682554167cSStefan Roese 
169dd580801SStefan Roese #endif /* _CONFIG_DB_MV7846MP_GP_H */
170