1dd580801SStefan Roese /* 2dd580801SStefan Roese * Copyright (C) 2014 Stefan Roese <sr@denx.de> 3dd580801SStefan Roese * 4dd580801SStefan Roese * SPDX-License-Identifier: GPL-2.0+ 5dd580801SStefan Roese */ 6dd580801SStefan Roese 7dd580801SStefan Roese #ifndef _CONFIG_DB_MV7846MP_GP_H 8dd580801SStefan Roese #define _CONFIG_DB_MV7846MP_GP_H 9dd580801SStefan Roese 10dd580801SStefan Roese /* 11dd580801SStefan Roese * High Level Configuration Options (easy to change) 12dd580801SStefan Roese */ 13dd580801SStefan Roese #define CONFIG_ARMADA_XP /* SOC Family Name */ 142554167cSStefan Roese #define CONFIG_DB_784MP_GP /* Board target name for DDR training */ 152554167cSStefan Roese 16dd580801SStefan Roese #define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */ 17dd580801SStefan Roese #define CONFIG_SYS_GENERIC_BOARD 18dd580801SStefan Roese #define CONFIG_DISPLAY_BOARDINFO_LATE 19dd580801SStefan Roese 202923c2d2SStefan Roese /* 212923c2d2SStefan Roese * TEXT_BASE needs to be below 16MiB, since this area is scrubbed 222923c2d2SStefan Roese * for DDR ECC byte filling in the SPL before loading the main 232923c2d2SStefan Roese * U-Boot into it. 242923c2d2SStefan Roese */ 252923c2d2SStefan Roese #define CONFIG_SYS_TEXT_BASE 0x00800000 26dd580801SStefan Roese #define CONFIG_SYS_TCLK 250000000 /* 250MHz */ 27dd580801SStefan Roese 28dd580801SStefan Roese /* 29dd580801SStefan Roese * Commands configuration 30dd580801SStefan Roese */ 31dd580801SStefan Roese #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */ 32dd580801SStefan Roese #define CONFIG_CMD_DHCP 33dd580801SStefan Roese #define CONFIG_CMD_ENV 34dd580801SStefan Roese #define CONFIG_CMD_I2C 35e863f7f0SAnton Schubert #define CONFIG_CMD_IDE 36*41e705acSStefan Roese #define CONFIG_CMD_PCI 37dd580801SStefan Roese #define CONFIG_CMD_PING 38dd580801SStefan Roese #define CONFIG_CMD_SF 39dd580801SStefan Roese #define CONFIG_CMD_SPI 40dd580801SStefan Roese #define CONFIG_CMD_TFTPPUT 41dd580801SStefan Roese #define CONFIG_CMD_TIME 4249114c87SStefan Roese #define CONFIG_CMD_USB 43dd580801SStefan Roese 44dd580801SStefan Roese /* I2C */ 45dd580801SStefan Roese #define CONFIG_SYS_I2C 46dd580801SStefan Roese #define CONFIG_SYS_I2C_MVTWSI 47dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE 48dd580801SStefan Roese #define CONFIG_SYS_I2C_SLAVE 0x0 49dd580801SStefan Roese #define CONFIG_SYS_I2C_SPEED 100000 50dd580801SStefan Roese 5149114c87SStefan Roese /* USB/EHCI configuration */ 5249114c87SStefan Roese #define CONFIG_USB_EHCI 5349114c87SStefan Roese #define CONFIG_USB_STORAGE 5449114c87SStefan Roese #define CONFIG_USB_EHCI_MARVELL 5549114c87SStefan Roese #define CONFIG_EHCI_IS_TDI 568a333716SAnton Schubert #define CONFIG_USB_MAX_CONTROLLER_COUNT 3 5749114c87SStefan Roese 58dd580801SStefan Roese /* SPI NOR flash default params, used by sf commands */ 59dd580801SStefan Roese #define CONFIG_SF_DEFAULT_SPEED 1000000 60dd580801SStefan Roese #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3 61dd580801SStefan Roese #define CONFIG_SPI_FLASH_STMICRO 62dd580801SStefan Roese 63dd580801SStefan Roese /* Environment in SPI NOR flash */ 64dd580801SStefan Roese #define CONFIG_ENV_IS_IN_SPI_FLASH 65dd580801SStefan Roese #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */ 66dd580801SStefan Roese #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */ 67dd580801SStefan Roese #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */ 68dd580801SStefan Roese 69dd580801SStefan Roese #define CONFIG_PHY_MARVELL /* there is a marvell phy */ 70cae9008fSStefan Roese #define CONFIG_PHY_ADDR { 0x10, 0x11, 0x12, 0x13 } 71dd580801SStefan Roese #define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_QSGMII 72dd580801SStefan Roese #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */ 73dd580801SStefan Roese #define CONFIG_RESET_PHY_R 74dd580801SStefan Roese 75dd580801SStefan Roese #define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */ 76dd580801SStefan Roese #define CONFIG_SYS_ALT_MEMTEST 77dd580801SStefan Roese 78e863f7f0SAnton Schubert /* SATA support */ 79e863f7f0SAnton Schubert #ifdef CONFIG_CMD_IDE 80e863f7f0SAnton Schubert #define __io 81e863f7f0SAnton Schubert #define CONFIG_IDE_PREINIT 82e863f7f0SAnton Schubert #define CONFIG_MVSATA_IDE 83e863f7f0SAnton Schubert 84e863f7f0SAnton Schubert /* Needs byte-swapping for ATA data register */ 85e863f7f0SAnton Schubert #define CONFIG_IDE_SWAP_IO 86e863f7f0SAnton Schubert 87e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_REG_OFFSET 0x0100 /* Offset for register access */ 88e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_DATA_OFFSET 0x0100 /* Offset for data I/O */ 89e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 90e863f7f0SAnton Schubert 91e863f7f0SAnton Schubert /* Each 8-bit ATA register is aligned to a 4-bytes address */ 92e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_STRIDE 4 93e863f7f0SAnton Schubert 94e863f7f0SAnton Schubert /* CONFIG_CMD_IDE requires some #defines for ATA registers */ 95e863f7f0SAnton Schubert #define CONFIG_SYS_IDE_MAXBUS 2 96e863f7f0SAnton Schubert #define CONFIG_SYS_IDE_MAXDEVICE CONFIG_SYS_IDE_MAXBUS 97e863f7f0SAnton Schubert 98e863f7f0SAnton Schubert /* ATA registers base is at SATA controller base */ 99e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_BASE_ADDR MVEBU_AXP_SATA_BASE 100e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_IDE0_OFFSET 0x2000 101e863f7f0SAnton Schubert #define CONFIG_SYS_ATA_IDE1_OFFSET 0x4000 102e863f7f0SAnton Schubert 103e863f7f0SAnton Schubert #define CONFIG_DOS_PARTITION 104e863f7f0SAnton Schubert #endif /* CONFIG_CMD_IDE */ 105e863f7f0SAnton Schubert 106*41e705acSStefan Roese /* PCIe support */ 107*41e705acSStefan Roese #define CONFIG_PCI 108*41e705acSStefan Roese #define CONFIG_PCI_MVEBU 109*41e705acSStefan Roese #define CONFIG_PCI_PNP 110*41e705acSStefan Roese #define CONFIG_PCI_SCAN_SHOW 111*41e705acSStefan Roese #define CONFIG_E1000 /* enable Intel E1000 support for testing */ 112*41e705acSStefan Roese 113dd580801SStefan Roese /* 114dd580801SStefan Roese * mv-common.h should be defined after CMD configs since it used them 115dd580801SStefan Roese * to enable certain macros 116dd580801SStefan Roese */ 117dd580801SStefan Roese #include "mv-common.h" 118dd580801SStefan Roese 1192554167cSStefan Roese /* 1202554167cSStefan Roese * Memory layout while starting into the bin_hdr via the 1212554167cSStefan Roese * BootROM: 1222554167cSStefan Roese * 1232554167cSStefan Roese * 0x4000.4000 - 0x4003.4000 headers space (192KiB) 1242554167cSStefan Roese * 0x4000.4030 bin_hdr start address 1252554167cSStefan Roese * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB) 1262554167cSStefan Roese * 0x4007.fffc BootROM stack top 1272554167cSStefan Roese * 1282554167cSStefan Roese * The address space between 0x4007.fffc and 0x400f.fff is not locked in 1292554167cSStefan Roese * L2 cache thus cannot be used. 1302554167cSStefan Roese */ 1312554167cSStefan Roese 1322554167cSStefan Roese /* SPL */ 1332554167cSStefan Roese /* Defines for SPL */ 1342554167cSStefan Roese #define CONFIG_SPL_FRAMEWORK 1352554167cSStefan Roese #define CONFIG_SPL_TEXT_BASE 0x40004030 1362554167cSStefan Roese #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030) 1372554167cSStefan Roese 1382554167cSStefan Roese #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10)) 1392554167cSStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10) 1402554167cSStefan Roese 1412554167cSStefan Roese #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 1422554167cSStefan Roese CONFIG_SPL_BSS_MAX_SIZE) 1432554167cSStefan Roese #define CONFIG_SYS_SPL_MALLOC_SIZE (16 << 10) 1442554167cSStefan Roese 1452554167cSStefan Roese #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10)) 1462554167cSStefan Roese #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4) 1472554167cSStefan Roese 1482554167cSStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT 1492554167cSStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT 1502554167cSStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT 1512554167cSStefan Roese #define CONFIG_SPL_I2C_SUPPORT 1522554167cSStefan Roese 1532554167cSStefan Roese /* SPL related SPI defines */ 1542554167cSStefan Roese #define CONFIG_SPL_SPI_SUPPORT 1552554167cSStefan Roese #define CONFIG_SPL_SPI_FLASH_SUPPORT 1562554167cSStefan Roese #define CONFIG_SPL_SPI_LOAD 1572554167cSStefan Roese #define CONFIG_SPL_SPI_BUS 0 1582554167cSStefan Roese #define CONFIG_SPL_SPI_CS 0 1592554167cSStefan Roese #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000 1602bd8711eSStefan Roese #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS 1612554167cSStefan Roese 1622554167cSStefan Roese /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */ 163ff9112dfSStefan Roese #define CONFIG_SYS_MVEBU_DDR_AXP 1642554167cSStefan Roese #define CONFIG_SPD_EEPROM 0x4e 1652554167cSStefan Roese 166dd580801SStefan Roese #endif /* _CONFIG_DB_MV7846MP_GP_H */ 167