xref: /rk3399_rockchip-uboot/include/configs/db-88f6820-gp.h (revision 6451223a8d1dc57cf0edc7f41799ec79468959c8)
12bae75a4SStefan Roese /*
22bae75a4SStefan Roese  * Copyright (C) 2014 Stefan Roese <sr@denx.de>
32bae75a4SStefan Roese  *
42bae75a4SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
52bae75a4SStefan Roese  */
62bae75a4SStefan Roese 
72bae75a4SStefan Roese #ifndef _CONFIG_DB_88F6820_GP_H
82bae75a4SStefan Roese #define _CONFIG_DB_88F6820_GP_H
92bae75a4SStefan Roese 
102bae75a4SStefan Roese /*
112bae75a4SStefan Roese  * High Level Configuration Options (easy to change)
122bae75a4SStefan Roese  */
132bae75a4SStefan Roese #define CONFIG_ARMADA_XP		/* SOC Family Name */
149e30b31dSStefan Roese #define CONFIG_ARMADA_38X
152bae75a4SStefan Roese #define CONFIG_DB_88F6820_GP		/* Board target name for DDR training */
162bae75a4SStefan Roese 
172bae75a4SStefan Roese #define CONFIG_SYS_L2_PL310
182bae75a4SStefan Roese 
1942cc034fSStefan Roese #ifdef CONFIG_SPL_BUILD
202bae75a4SStefan Roese #define CONFIG_SKIP_LOWLEVEL_INIT	/* disable board lowlevel_init */
2142cc034fSStefan Roese #endif
222bae75a4SStefan Roese #define CONFIG_DISPLAY_BOARDINFO_LATE
232bae75a4SStefan Roese 
242923c2d2SStefan Roese /*
252923c2d2SStefan Roese  * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
262923c2d2SStefan Roese  * for DDR ECC byte filling in the SPL before loading the main
272923c2d2SStefan Roese  * U-Boot into it.
282923c2d2SStefan Roese  */
292923c2d2SStefan Roese #define	CONFIG_SYS_TEXT_BASE	0x00800000
302bae75a4SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
312bae75a4SStefan Roese 
322bae75a4SStefan Roese /*
332bae75a4SStefan Roese  * Commands configuration
342bae75a4SStefan Roese  */
352bae75a4SStefan Roese #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
362bae75a4SStefan Roese #define CONFIG_CMD_CACHE
372bae75a4SStefan Roese #define CONFIG_CMD_DHCP
382bae75a4SStefan Roese #define CONFIG_CMD_ENV
39e80f1e85SStefan Roese #define CONFIG_CMD_EXT2
40e80f1e85SStefan Roese #define CONFIG_CMD_EXT4
41e80f1e85SStefan Roese #define CONFIG_CMD_FAT
42e80f1e85SStefan Roese #define CONFIG_CMD_FS_GENERIC
432bae75a4SStefan Roese #define CONFIG_CMD_I2C
44e80f1e85SStefan Roese #define CONFIG_CMD_MMC
45ce2cb1d3SStefan Roese #define CONFIG_CMD_PCI
462bae75a4SStefan Roese #define CONFIG_CMD_PING
474d991cb3SStefan Roese #define CONFIG_CMD_SCSI
482bae75a4SStefan Roese #define CONFIG_CMD_SF
492bae75a4SStefan Roese #define CONFIG_CMD_SPI
502bae75a4SStefan Roese #define CONFIG_CMD_TFTPPUT
512bae75a4SStefan Roese #define CONFIG_CMD_TIME
522bae75a4SStefan Roese 
532bae75a4SStefan Roese /* I2C */
542bae75a4SStefan Roese #define CONFIG_SYS_I2C
552bae75a4SStefan Roese #define CONFIG_SYS_I2C_MVTWSI
562bae75a4SStefan Roese #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
572bae75a4SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x0
582bae75a4SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
592bae75a4SStefan Roese 
602bae75a4SStefan Roese /* SPI NOR flash default params, used by sf commands */
612bae75a4SStefan Roese #define CONFIG_SF_DEFAULT_SPEED		1000000
622bae75a4SStefan Roese #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
632bae75a4SStefan Roese 
64e80f1e85SStefan Roese /*
65e80f1e85SStefan Roese  * SDIO/MMC Card Configuration
66e80f1e85SStefan Roese  */
67e80f1e85SStefan Roese #define CONFIG_MMC
68e80f1e85SStefan Roese #define CONFIG_MMC_SDMA
69e80f1e85SStefan Roese #define CONFIG_GENERIC_MMC
70e80f1e85SStefan Roese #define CONFIG_SDHCI
71e80f1e85SStefan Roese #define CONFIG_MV_SDHCI
72e80f1e85SStefan Roese #define CONFIG_SYS_MMC_BASE		MVEBU_SDIO_BASE
73e80f1e85SStefan Roese 
747cbaff95SStefan Roese /*
757cbaff95SStefan Roese  * SATA/SCSI/AHCI configuration
767cbaff95SStefan Roese  */
777cbaff95SStefan Roese #define CONFIG_LIBATA
787cbaff95SStefan Roese #define CONFIG_SCSI_AHCI
797cbaff95SStefan Roese #define CONFIG_SCSI_AHCI_PLAT
807cbaff95SStefan Roese #define CONFIG_SYS_SCSI_MAX_SCSI_ID	2
817cbaff95SStefan Roese #define CONFIG_SYS_SCSI_MAX_LUN		1
827cbaff95SStefan Roese #define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
837cbaff95SStefan Roese 					 CONFIG_SYS_SCSI_MAX_LUN)
847cbaff95SStefan Roese 
85e80f1e85SStefan Roese /* Partition support */
86e80f1e85SStefan Roese #define CONFIG_DOS_PARTITION
87e80f1e85SStefan Roese #define CONFIG_EFI_PARTITION
88e80f1e85SStefan Roese 
89e80f1e85SStefan Roese /* Additional FS support/configuration */
90e80f1e85SStefan Roese #define CONFIG_SUPPORT_VFAT
91e80f1e85SStefan Roese 
9259565736SStefan Roese /* USB/EHCI configuration */
9359565736SStefan Roese #define CONFIG_EHCI_IS_TDI
9459565736SStefan Roese 
952bae75a4SStefan Roese /* Environment in SPI NOR flash */
962bae75a4SStefan Roese #define CONFIG_ENV_IS_IN_SPI_FLASH
972bae75a4SStefan Roese #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
982bae75a4SStefan Roese #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
992bae75a4SStefan Roese #define CONFIG_ENV_SECT_SIZE		(256 << 10) /* 256KiB sectors */
1002bae75a4SStefan Roese 
1012bae75a4SStefan Roese #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
1022bae75a4SStefan Roese #define CONFIG_PHY_ADDR			{ 1, 0 }
1032bae75a4SStefan Roese #define CONFIG_SYS_NETA_INTERFACE_TYPE	PHY_INTERFACE_MODE_RGMII
1042bae75a4SStefan Roese #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
1052bae75a4SStefan Roese 
106ce2cb1d3SStefan Roese /* PCIe support */
107*6451223aSStefan Roese #ifndef CONFIG_SPL_BUILD
108ce2cb1d3SStefan Roese #define CONFIG_PCI
109ce2cb1d3SStefan Roese #define CONFIG_PCI_MVEBU
110ce2cb1d3SStefan Roese #define CONFIG_PCI_PNP
111ce2cb1d3SStefan Roese #define CONFIG_PCI_SCAN_SHOW
112ce2cb1d3SStefan Roese #define CONFIG_E1000	/* enable Intel E1000 support for testing */
113*6451223aSStefan Roese #endif
114ce2cb1d3SStefan Roese 
1152bae75a4SStefan Roese #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
1162bae75a4SStefan Roese #define CONFIG_SYS_ALT_MEMTEST
1172bae75a4SStefan Roese 
1183fd38af7SKevin Smith /* Keep device tree and initrd in lower memory so the kernel can access them */
1193fd38af7SKevin Smith #define CONFIG_EXTRA_ENV_SETTINGS	\
1203fd38af7SKevin Smith 	"fdt_high=0x10000000\0"		\
1213fd38af7SKevin Smith 	"initrd_high=0x10000000\0"
1223fd38af7SKevin Smith 
1239e30b31dSStefan Roese /* SPL */
1247853c508SStefan Roese /*
1257853c508SStefan Roese  * Select the boot device here
1267853c508SStefan Roese  *
1277853c508SStefan Roese  * Currently supported are:
1287853c508SStefan Roese  * SPL_BOOT_SPI_NOR_FLASH	- Booting via SPI NOR flash
1297853c508SStefan Roese  * SPL_BOOT_SDIO_MMC_CARD	- Booting via SDIO/MMC card (partition 1)
1307853c508SStefan Roese  */
1317853c508SStefan Roese #define SPL_BOOT_SPI_NOR_FLASH		1
1327853c508SStefan Roese #define SPL_BOOT_SDIO_MMC_CARD		2
1337853c508SStefan Roese #define CONFIG_SPL_BOOT_DEVICE		SPL_BOOT_SPI_NOR_FLASH
1347853c508SStefan Roese 
1359e30b31dSStefan Roese /* Defines for SPL */
1369e30b31dSStefan Roese #define CONFIG_SPL_FRAMEWORK
1379e30b31dSStefan Roese #define CONFIG_SPL_SIZE			(140 << 10)
1389e30b31dSStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40000030
1399e30b31dSStefan Roese #define CONFIG_SPL_MAX_SIZE		(CONFIG_SPL_SIZE - 0x0030)
1409e30b31dSStefan Roese 
1419e30b31dSStefan Roese #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + CONFIG_SPL_SIZE)
1429e30b31dSStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
1439e30b31dSStefan Roese 
144*6451223aSStefan Roese #ifdef CONFIG_SPL_BUILD
145*6451223aSStefan Roese #define CONFIG_SYS_MALLOC_SIMPLE
146*6451223aSStefan Roese #endif
1479e30b31dSStefan Roese 
1489e30b31dSStefan Roese #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
1499e30b31dSStefan Roese #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
1509e30b31dSStefan Roese 
1519e30b31dSStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT
1529e30b31dSStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT
1539e30b31dSStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT
1549e30b31dSStefan Roese #define CONFIG_SPL_I2C_SUPPORT
1559e30b31dSStefan Roese 
1567853c508SStefan Roese #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SPI_NOR_FLASH
1579e30b31dSStefan Roese /* SPL related SPI defines */
1589e30b31dSStefan Roese #define CONFIG_SPL_SPI_SUPPORT
1599e30b31dSStefan Roese #define CONFIG_SPL_SPI_FLASH_SUPPORT
1609e30b31dSStefan Roese #define CONFIG_SPL_SPI_LOAD
1619e30b31dSStefan Roese #define CONFIG_SPL_SPI_BUS		0
1629e30b31dSStefan Roese #define CONFIG_SPL_SPI_CS		0
1639e30b31dSStefan Roese #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
1647853c508SStefan Roese #define CONFIG_SYS_U_BOOT_OFFS		CONFIG_SYS_SPI_U_BOOT_OFFS
1657853c508SStefan Roese #endif
1667853c508SStefan Roese 
1677853c508SStefan Roese #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SDIO_MMC_CARD
1687853c508SStefan Roese /* SPL related MMC defines */
1697853c508SStefan Roese #define CONFIG_SPL_MMC_SUPPORT
1707853c508SStefan Roese #define CONFIG_SPL_LIBDISK_SUPPORT
1717853c508SStefan Roese #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
1727853c508SStefan Roese #define CONFIG_SYS_MMC_U_BOOT_OFFS		(160 << 10)
1737853c508SStefan Roese #define CONFIG_SYS_U_BOOT_OFFS			CONFIG_SYS_MMC_U_BOOT_OFFS
1747853c508SStefan Roese #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	(CONFIG_SYS_U_BOOT_OFFS / 512)
1757853c508SStefan Roese #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	((512 << 10) / 512) /* 512KiB */
1767853c508SStefan Roese #ifdef CONFIG_SPL_BUILD
1777853c508SStefan Roese #define CONFIG_FIXED_SDHCI_ALIGNED_BUFFER	0x00180000	/* in SDRAM */
1787853c508SStefan Roese #endif
1797853c508SStefan Roese #endif
1809e30b31dSStefan Roese 
1819e30b31dSStefan Roese /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
1829e30b31dSStefan Roese #define CONFIG_SYS_MVEBU_DDR_A38X
1839e30b31dSStefan Roese #define CONFIG_DDR3
1849e30b31dSStefan Roese 
1852bae75a4SStefan Roese /*
1862bae75a4SStefan Roese  * mv-common.h should be defined after CMD configs since it used them
1872bae75a4SStefan Roese  * to enable certain macros
1882bae75a4SStefan Roese  */
1892bae75a4SStefan Roese #include "mv-common.h"
1902bae75a4SStefan Roese 
1912bae75a4SStefan Roese #endif /* _CONFIG_DB_88F6820_GP_H */
192