xref: /rk3399_rockchip-uboot/include/configs/da850evm.h (revision f519b3649156ee6d7945f7003cf8934bd9b39f1e)
1 /*
2  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3  *
4  * Based on davinci_dvevm.h. Original Copyrights follow:
5  *
6  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7  *
8  * SPDX-License-Identifier:	GPL-2.0+
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /*
15  * Board
16  */
17 #define CONFIG_DRIVER_TI_EMAC
18 /* check if direct NOR boot config is used */
19 #ifndef CONFIG_DIRECT_NOR_BOOT
20 #define CONFIG_USE_SPIFLASH
21 #endif
22 
23 /*
24  * SoC Configuration
25  */
26 #define CONFIG_MACH_DAVINCI_DA850_EVM
27 #define CONFIG_SOC_DA8XX		/* TI DA8xx SoC */
28 #define CONFIG_SOC_DA850		/* TI DA850 SoC */
29 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
30 #define CONFIG_SYS_CLK_FREQ		clk_get(DAVINCI_ARM_CLKID)
31 #define CONFIG_SYS_OSCIN_FREQ		24000000
32 #define CONFIG_SYS_TIMERBASE		DAVINCI_TIMER0_BASE
33 #define CONFIG_SYS_HZ_CLOCK		clk_get(DAVINCI_AUXCLK_CLKID)
34 #define CONFIG_SYS_DA850_DDR_INIT
35 
36 #ifdef CONFIG_DIRECT_NOR_BOOT
37 #define CONFIG_ARCH_CPU_INIT
38 #define CONFIG_DA8XX_GPIO
39 #define CONFIG_SYS_TEXT_BASE		0x60000000
40 #define CONFIG_SYS_DV_NOR_BOOT_CFG	(0x11)
41 #define CONFIG_DA850_LOWLEVEL
42 #else
43 #define CONFIG_SYS_TEXT_BASE		0xc1080000
44 #endif
45 
46 /*
47  * Memory Info
48  */
49 #define CONFIG_SYS_MALLOC_LEN	(0x10000 + 1*1024*1024) /* malloc() len */
50 #define PHYS_SDRAM_1		DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
51 #define PHYS_SDRAM_1_SIZE	(64 << 20) /* SDRAM size 64MB */
52 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
53 
54 /* memtest start addr */
55 #define CONFIG_SYS_MEMTEST_START	(PHYS_SDRAM_1 + 0x2000000)
56 
57 /* memtest will be run on 16MB */
58 #define CONFIG_SYS_MEMTEST_END 	(PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
59 
60 #define CONFIG_NR_DRAM_BANKS	1 /* we have 1 bank of DRAM */
61 
62 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (	\
63 	DAVINCI_SYSCFG_SUSPSRC_TIMER0 |		\
64 	DAVINCI_SYSCFG_SUSPSRC_SPI1 |		\
65 	DAVINCI_SYSCFG_SUSPSRC_UART2 |		\
66 	DAVINCI_SYSCFG_SUSPSRC_EMAC |		\
67 	DAVINCI_SYSCFG_SUSPSRC_I2C)
68 
69 /*
70  * PLL configuration
71  */
72 #define CONFIG_SYS_DV_CLKMODE          0
73 #define CONFIG_SYS_DA850_PLL0_POSTDIV  1
74 #define CONFIG_SYS_DA850_PLL0_PLLDIV1  0x8000
75 #define CONFIG_SYS_DA850_PLL0_PLLDIV2  0x8001
76 #define CONFIG_SYS_DA850_PLL0_PLLDIV3  0x8002
77 #define CONFIG_SYS_DA850_PLL0_PLLDIV4  0x8003
78 #define CONFIG_SYS_DA850_PLL0_PLLDIV5  0x8002
79 #define CONFIG_SYS_DA850_PLL0_PLLDIV6  CONFIG_SYS_DA850_PLL0_PLLDIV1
80 #define CONFIG_SYS_DA850_PLL0_PLLDIV7  0x8005
81 
82 #define CONFIG_SYS_DA850_PLL1_POSTDIV  1
83 #define CONFIG_SYS_DA850_PLL1_PLLDIV1  0x8000
84 #define CONFIG_SYS_DA850_PLL1_PLLDIV2  0x8001
85 #define CONFIG_SYS_DA850_PLL1_PLLDIV3  0x8002
86 
87 #define CONFIG_SYS_DA850_PLL0_PLLM     24
88 #define CONFIG_SYS_DA850_PLL1_PLLM     21
89 
90 /*
91  * DDR2 memory configuration
92  */
93 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
94 					DV_DDR_PHY_EXT_STRBEN | \
95 					(0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
96 
97 #define CONFIG_SYS_DA850_DDR2_SDBCR (		\
98 	(1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |	\
99 	(1 << DV_DDR_SDCR_DDREN_SHIFT) |	\
100 	(1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |	\
101 	(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |	\
102 	(0x3 << DV_DDR_SDCR_CL_SHIFT) |		\
103 	(0x2 << DV_DDR_SDCR_IBANK_SHIFT) |	\
104 	(0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
105 
106 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
107 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
108 
109 #define CONFIG_SYS_DA850_DDR2_SDTIMR (		\
110 	(14 << DV_DDR_SDTMR1_RFC_SHIFT) |	\
111 	(2 << DV_DDR_SDTMR1_RP_SHIFT) |		\
112 	(2 << DV_DDR_SDTMR1_RCD_SHIFT) |	\
113 	(1 << DV_DDR_SDTMR1_WR_SHIFT) |		\
114 	(5 << DV_DDR_SDTMR1_RAS_SHIFT) |	\
115 	(8 << DV_DDR_SDTMR1_RC_SHIFT) |		\
116 	(1 << DV_DDR_SDTMR1_RRD_SHIFT) |	\
117 	(0 << DV_DDR_SDTMR1_WTR_SHIFT))
118 
119 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (		\
120 	(7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |	\
121 	(0 << DV_DDR_SDTMR2_XP_SHIFT) |		\
122 	(0 << DV_DDR_SDTMR2_ODT_SHIFT) |	\
123 	(17 << DV_DDR_SDTMR2_XSNR_SHIFT) |	\
124 	(199 << DV_DDR_SDTMR2_XSRD_SHIFT) |	\
125 	(0 << DV_DDR_SDTMR2_RTP_SHIFT) |	\
126 	(0 << DV_DDR_SDTMR2_CKE_SHIFT))
127 
128 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
129 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
130 
131 /*
132  * Serial Driver info
133  */
134 #define CONFIG_SYS_NS16550_SERIAL
135 #define CONFIG_SYS_NS16550_REG_SIZE	-4	/* NS16550 register size */
136 #define CONFIG_SYS_NS16550_COM1	DAVINCI_UART2_BASE /* Base address of UART2 */
137 #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
138 #define CONFIG_CONS_INDEX	1		/* use UART0 for console */
139 #define CONFIG_BAUDRATE		115200		/* Default baud rate */
140 
141 #define CONFIG_SPI
142 #define CONFIG_DAVINCI_SPI
143 #define CONFIG_SYS_SPI_BASE		DAVINCI_SPI1_BASE
144 #define CONFIG_SYS_SPI_CLK		clk_get(DAVINCI_SPI1_CLKID)
145 #define CONFIG_SF_DEFAULT_SPEED		30000000
146 #define CONFIG_ENV_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
147 
148 #ifdef CONFIG_USE_SPIFLASH
149 #define CONFIG_SPL_SPI_LOAD
150 #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x8000
151 #define CONFIG_SYS_SPI_U_BOOT_SIZE	0x40000
152 #endif
153 
154 /*
155  * I2C Configuration
156  */
157 #define CONFIG_SYS_I2C
158 #define CONFIG_SYS_I2C_DAVINCI
159 #define CONFIG_SYS_DAVINCI_I2C_SPEED		25000
160 #define CONFIG_SYS_DAVINCI_I2C_SLAVE   10 /* Bogus, master-only in U-Boot */
161 #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
162 
163 /*
164  * Flash & Environment
165  */
166 #ifdef CONFIG_USE_NAND
167 #undef CONFIG_ENV_IS_IN_FLASH
168 #define CONFIG_NAND_DAVINCI
169 #define CONFIG_SYS_NO_FLASH
170 #define CONFIG_ENV_IS_IN_NAND		/* U-Boot env in NAND Flash  */
171 #define CONFIG_ENV_OFFSET		0x0 /* Block 0--not used by bootcode */
172 #define CONFIG_ENV_SIZE			(128 << 10)
173 #define	CONFIG_SYS_NAND_USE_FLASH_BBT
174 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
175 #define	CONFIG_SYS_NAND_PAGE_2K
176 #define CONFIG_SYS_NAND_CS		3
177 #define CONFIG_SYS_NAND_BASE		DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
178 #define CONFIG_SYS_NAND_MASK_CLE		0x10
179 #define CONFIG_SYS_NAND_MASK_ALE		0x8
180 #undef CONFIG_SYS_NAND_HW_ECC
181 #define CONFIG_SYS_MAX_NAND_DEVICE	1 /* Max number of NAND devices */
182 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
183 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
184 #define CONFIG_SYS_NAND_PAGE_SIZE	(2 << 10)
185 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 << 10)
186 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x28000
187 #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x60000
188 #define CONFIG_SYS_NAND_U_BOOT_DST	0xc1080000
189 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
190 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP	(CONFIG_SYS_NAND_U_BOOT_DST - \
191 					CONFIG_SYS_NAND_U_BOOT_SIZE - \
192 					CONFIG_SYS_MALLOC_LEN -       \
193 					GENERATED_GBL_DATA_SIZE)
194 #define CONFIG_SYS_NAND_ECCPOS		{				\
195 				24, 25, 26, 27, 28, \
196 				29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
197 				39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
198 				49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
199 				59, 60, 61, 62, 63 }
200 #define CONFIG_SYS_NAND_PAGE_COUNT	64
201 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
202 #define CONFIG_SYS_NAND_ECCSIZE		512
203 #define CONFIG_SYS_NAND_ECCBYTES	10
204 #define CONFIG_SYS_NAND_OOBSIZE		64
205 #define CONFIG_SPL_NAND_BASE
206 #define CONFIG_SPL_NAND_DRIVERS
207 #define CONFIG_SPL_NAND_ECC
208 #define CONFIG_SPL_NAND_SIMPLE
209 #define CONFIG_SPL_NAND_LOAD
210 #endif
211 
212 /*
213  * Network & Ethernet Configuration
214  */
215 #ifdef CONFIG_DRIVER_TI_EMAC
216 #define CONFIG_MII
217 #define CONFIG_BOOTP_DNS
218 #define CONFIG_BOOTP_DNS2
219 #define CONFIG_BOOTP_SEND_HOSTNAME
220 #define CONFIG_NET_RETRY_COUNT	10
221 #endif
222 
223 #ifdef CONFIG_USE_NOR
224 #define CONFIG_ENV_IS_IN_FLASH
225 #define CONFIG_FLASH_CFI_DRIVER
226 #define CONFIG_SYS_FLASH_CFI
227 #define CONFIG_SYS_FLASH_PROTECTION
228 #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* max number of flash banks */
229 #define CONFIG_SYS_FLASH_SECT_SZ	(128 << 10) /* 128KB */
230 #define CONFIG_ENV_OFFSET		(CONFIG_SYS_FLASH_SECT_SZ * 3)
231 #define CONFIG_ENV_SIZE			(10 << 10) /* 10KB */
232 #define CONFIG_SYS_FLASH_BASE		DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
233 #define PHYS_FLASH_SIZE			(8 << 20) /* Flash size 8MB */
234 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
235 	       + 3)
236 #define CONFIG_ENV_SECT_SIZE		CONFIG_SYS_FLASH_SECT_SZ
237 #endif
238 
239 #ifdef CONFIG_USE_SPIFLASH
240 #undef CONFIG_ENV_IS_IN_FLASH
241 #undef CONFIG_ENV_IS_IN_NAND
242 #define CONFIG_ENV_IS_IN_SPI_FLASH
243 #define CONFIG_ENV_SIZE			(64 << 10)
244 #define CONFIG_ENV_OFFSET		(512 << 10)
245 #define CONFIG_ENV_SECT_SIZE		(64 << 10)
246 #define CONFIG_SYS_NO_FLASH
247 #endif
248 
249 /*
250  * U-Boot general configuration
251  */
252 #define CONFIG_MISC_INIT_R
253 #define CONFIG_BOARD_EARLY_INIT_F
254 #define CONFIG_BOOTFILE		"uImage" /* Boot file name */
255 #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size	*/
256 #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
257 #define CONFIG_SYS_MAXARGS	16 /* max number of command args */
258 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
259 #define CONFIG_SYS_LOAD_ADDR	(PHYS_SDRAM_1 + 0x700000)
260 #define CONFIG_AUTO_COMPLETE
261 #define CONFIG_CMDLINE_EDITING
262 #define CONFIG_SYS_LONGHELP
263 #define CONFIG_CRC32_VERIFY
264 #define CONFIG_MX_CYCLIC
265 
266 /*
267  * Linux Information
268  */
269 #define LINUX_BOOT_PARAM_ADDR	(PHYS_SDRAM_1 + 0x100)
270 #define CONFIG_HWCONFIG		/* enable hwconfig */
271 #define CONFIG_CMDLINE_TAG
272 #define CONFIG_REVISION_TAG
273 #define CONFIG_SETUP_MEMORY_TAGS
274 #define CONFIG_BOOTARGS		\
275 	"mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
276 #define CONFIG_EXTRA_ENV_SETTINGS	"hwconfig=dsp:wake=yes"
277 
278 /*
279  * U-Boot commands
280  */
281 #define CONFIG_CMD_ENV
282 #define CONFIG_CMD_DIAG
283 #define CONFIG_CMD_SAVES
284 
285 #ifdef CONFIG_CMD_BDI
286 #define CONFIG_CLOCKS
287 #endif
288 
289 #ifndef CONFIG_DRIVER_TI_EMAC
290 #endif
291 
292 #ifdef CONFIG_USE_NAND
293 #define CONFIG_CMD_NAND
294 
295 #define CONFIG_CMD_MTDPARTS
296 #define CONFIG_MTD_DEVICE
297 #define CONFIG_MTD_PARTITIONS
298 #define CONFIG_LZO
299 #define CONFIG_RBTREE
300 #define CONFIG_CMD_UBIFS
301 #endif
302 
303 #ifdef CONFIG_USE_SPIFLASH
304 #endif
305 
306 #if !defined(CONFIG_USE_NAND) && \
307 	!defined(CONFIG_USE_NOR) && \
308 	!defined(CONFIG_USE_SPIFLASH)
309 #define CONFIG_ENV_IS_NOWHERE
310 #define CONFIG_SYS_NO_FLASH
311 #define CONFIG_ENV_SIZE		(16 << 10)
312 #undef CONFIG_CMD_ENV
313 #endif
314 
315 /* SD/MMC configuration */
316 #ifndef CONFIG_USE_NOR
317 #define CONFIG_MMC
318 #define CONFIG_DAVINCI_MMC_SD1
319 #define CONFIG_GENERIC_MMC
320 #define CONFIG_DAVINCI_MMC
321 #endif
322 
323 /*
324  * Enable MMC commands only when
325  * MMC support is present
326  */
327 #ifdef CONFIG_MMC
328 #define CONFIG_DOS_PARTITION
329 #endif
330 
331 #ifndef CONFIG_DIRECT_NOR_BOOT
332 /* defines for SPL */
333 #define CONFIG_SPL_FRAMEWORK
334 #define CONFIG_SPL_BOARD_INIT
335 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE - \
336 						CONFIG_SYS_MALLOC_LEN)
337 #define CONFIG_SYS_SPL_MALLOC_SIZE	CONFIG_SYS_MALLOC_LEN
338 #define CONFIG_SPL_SPI_LOAD
339 #define CONFIG_SPL_LDSCRIPT	"board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
340 #define CONFIG_SPL_STACK	0x8001ff00
341 #define CONFIG_SPL_TEXT_BASE	0x80000000
342 #define CONFIG_SPL_MAX_FOOTPRINT	32768
343 #define CONFIG_SPL_PAD_TO	32768
344 #endif
345 
346 /* Load U-Boot Image From MMC */
347 #ifdef CONFIG_SPL_MMC_LOAD
348 #undef CONFIG_SPL_SPI_LOAD
349 #endif
350 
351 /* additions for new relocation code, must added to all boards */
352 #define CONFIG_SYS_SDRAM_BASE		0xc0000000
353 
354 #ifdef CONFIG_DIRECT_NOR_BOOT
355 #define CONFIG_SYS_INIT_SP_ADDR		0x8001ff00
356 #else
357 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
358 					GENERATED_GBL_DATA_SIZE)
359 #endif /* CONFIG_DIRECT_NOR_BOOT */
360 #endif /* __CONFIG_H */
361