189b765c7SSudhakar Rajashekhara /* 289b765c7SSudhakar Rajashekhara * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 389b765c7SSudhakar Rajashekhara * 489b765c7SSudhakar Rajashekhara * Based on davinci_dvevm.h. Original Copyrights follow: 589b765c7SSudhakar Rajashekhara * 689b765c7SSudhakar Rajashekhara * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 789b765c7SSudhakar Rajashekhara * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 989b765c7SSudhakar Rajashekhara */ 1089b765c7SSudhakar Rajashekhara 1189b765c7SSudhakar Rajashekhara #ifndef __CONFIG_H 1289b765c7SSudhakar Rajashekhara #define __CONFIG_H 1389b765c7SSudhakar Rajashekhara 1489b765c7SSudhakar Rajashekhara /* 1589b765c7SSudhakar Rajashekhara * Board 1689b765c7SSudhakar Rajashekhara */ 173d248d37SBen Gardiner #define CONFIG_DRIVER_TI_EMAC 1863777665SLad, Prabhakar /* check if direct NOR boot config is used */ 1963777665SLad, Prabhakar #ifndef CONFIG_DIRECT_NOR_BOOT 20d73a8a1bSStefano Babic #define CONFIG_USE_SPIFLASH 2163777665SLad, Prabhakar #endif 2289b765c7SSudhakar Rajashekhara 231506b0a8SNagabhushana Netagunte 2489b765c7SSudhakar Rajashekhara /* 2589b765c7SSudhakar Rajashekhara * SoC Configuration 2689b765c7SSudhakar Rajashekhara */ 2789b765c7SSudhakar Rajashekhara #define CONFIG_MACH_DAVINCI_DA850_EVM 2889b765c7SSudhakar Rajashekhara #define CONFIG_ARM926EJS /* arm926ejs CPU core */ 2989b765c7SSudhakar Rajashekhara #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ 3052b0f877SChristian Riesch #define CONFIG_SOC_DA850 /* TI DA850 SoC */ 31b67d8816SChristian Riesch #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH 3289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) 3389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_OSCIN_FREQ 24000000 3489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE 3589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) 3689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ 1000 376b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_PLL_INIT 386b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_DDR_INIT 3989b765c7SSudhakar Rajashekhara 4063777665SLad, Prabhakar #ifdef CONFIG_DIRECT_NOR_BOOT 4163777665SLad, Prabhakar #define CONFIG_ARCH_CPU_INIT 4263777665SLad, Prabhakar #define CONFIG_DA8XX_GPIO 4363777665SLad, Prabhakar #define CONFIG_SYS_TEXT_BASE 0x60000000 4463777665SLad, Prabhakar #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) 4563777665SLad, Prabhakar #define CONFIG_DA850_LOWLEVEL 4663777665SLad, Prabhakar #else 4763777665SLad, Prabhakar #define CONFIG_SYS_TEXT_BASE 0xc1080000 4863777665SLad, Prabhakar #endif 4963777665SLad, Prabhakar 5089b765c7SSudhakar Rajashekhara /* 5189b765c7SSudhakar Rajashekhara * Memory Info 5289b765c7SSudhakar Rajashekhara */ 5389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ 5489b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ 5589b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ 5697003756SBen Gardiner #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ 5789b765c7SSudhakar Rajashekhara 5889b765c7SSudhakar Rajashekhara /* memtest start addr */ 5989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) 6089b765c7SSudhakar Rajashekhara 6189b765c7SSudhakar Rajashekhara /* memtest will be run on 16MB */ 6289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) 6389b765c7SSudhakar Rajashekhara 6489b765c7SSudhakar Rajashekhara #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 6589b765c7SSudhakar Rajashekhara 663d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ 673d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ 683d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ 693d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_UART2 | \ 703d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_EMAC | \ 713d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_I2C) 723d2c8e6cSChristian Riesch 733d2c8e6cSChristian Riesch /* 743d2c8e6cSChristian Riesch * PLL configuration 753d2c8e6cSChristian Riesch */ 763d2c8e6cSChristian Riesch #define CONFIG_SYS_DV_CLKMODE 0 773d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 783d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 793d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 803d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 813d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 823d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 833d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 843d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 853d2c8e6cSChristian Riesch 863d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 873d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 883d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 893d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 903d2c8e6cSChristian Riesch 913d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLM 24 923d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLM 21 933d2c8e6cSChristian Riesch 943d2c8e6cSChristian Riesch /* 953d2c8e6cSChristian Riesch * DDR2 memory configuration 963d2c8e6cSChristian Riesch */ 973d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ 983d2c8e6cSChristian Riesch DV_DDR_PHY_EXT_STRBEN | \ 993d2c8e6cSChristian Riesch (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) 1003d2c8e6cSChristian Riesch 1013d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ 1023d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ 1033d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ 1043d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ 1053d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ 1063d2c8e6cSChristian Riesch (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ 1073d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ 1083d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) 1093d2c8e6cSChristian Riesch 1103d2c8e6cSChristian Riesch /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ 1113d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 1123d2c8e6cSChristian Riesch 1133d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ 1143d2c8e6cSChristian Riesch (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ 1153d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ 1163d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ 1173d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ 1183d2c8e6cSChristian Riesch (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ 1193d2c8e6cSChristian Riesch (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ 1203d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ 1213d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR1_WTR_SHIFT)) 1223d2c8e6cSChristian Riesch 1233d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ 1243d2c8e6cSChristian Riesch (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ 1253d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ 1263d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ 1273d2c8e6cSChristian Riesch (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ 1283d2c8e6cSChristian Riesch (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ 1293d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ 1303d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_CKE_SHIFT)) 1313d2c8e6cSChristian Riesch 1323d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 1333d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 1343d2c8e6cSChristian Riesch 13589b765c7SSudhakar Rajashekhara /* 13689b765c7SSudhakar Rajashekhara * Serial Driver info 13789b765c7SSudhakar Rajashekhara */ 13889b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550 13989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_SERIAL 14089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ 14189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ 14289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) 14389b765c7SSudhakar Rajashekhara #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ 14489b765c7SSudhakar Rajashekhara #define CONFIG_BAUDRATE 115200 /* Default baud rate */ 14589b765c7SSudhakar Rajashekhara 146d73a8a1bSStefano Babic #define CONFIG_SPI 147d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH 148d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH_STMICRO 1498cf47399SManjunathappa, Prakash #define CONFIG_SPI_FLASH_WINBOND 150*df166cc9STom Rini #define CONFIG_CMD_SF 151d73a8a1bSStefano Babic #define CONFIG_DAVINCI_SPI 152d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE 153d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) 154d73a8a1bSStefano Babic #define CONFIG_SF_DEFAULT_SPEED 30000000 155d73a8a1bSStefano Babic #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 156d73a8a1bSStefano Babic 15742612104SLad, Prabhakar #ifdef CONFIG_USE_SPIFLASH 15842612104SLad, Prabhakar #define CONFIG_SPL_SPI_SUPPORT 15942612104SLad, Prabhakar #define CONFIG_SPL_SPI_FLASH_SUPPORT 16042612104SLad, Prabhakar #define CONFIG_SPL_SPI_LOAD 16142612104SLad, Prabhakar #define CONFIG_SPL_SPI_BUS 0 16242612104SLad, Prabhakar #define CONFIG_SPL_SPI_CS 0 16342612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 16442612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000 16542612104SLad, Prabhakar #endif 16642612104SLad, Prabhakar 16789b765c7SSudhakar Rajashekhara /* 16889b765c7SSudhakar Rajashekhara * I2C Configuration 16989b765c7SSudhakar Rajashekhara */ 17089b765c7SSudhakar Rajashekhara #define CONFIG_HARD_I2C 17189b765c7SSudhakar Rajashekhara #define CONFIG_DRIVER_DAVINCI_I2C 17289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SPEED 25000 17389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */ 174d2607401SSudhakar Rajashekhara #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 17589b765c7SSudhakar Rajashekhara 17689b765c7SSudhakar Rajashekhara /* 1776b2c6468SBen Gardiner * Flash & Environment 1786b2c6468SBen Gardiner */ 1796b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 1806b2c6468SBen Gardiner #undef CONFIG_ENV_IS_IN_FLASH 1816b2c6468SBen Gardiner #define CONFIG_NAND_DAVINCI 1826b2c6468SBen Gardiner #define CONFIG_SYS_NO_FLASH 1836b2c6468SBen Gardiner #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */ 1846b2c6468SBen Gardiner #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ 1856b2c6468SBen Gardiner #define CONFIG_ENV_SIZE (128 << 10) 1866b2c6468SBen Gardiner #define CONFIG_SYS_NAND_USE_FLASH_BBT 1876b2c6468SBen Gardiner #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST 1886b2c6468SBen Gardiner #define CONFIG_SYS_NAND_PAGE_2K 1896b2c6468SBen Gardiner #define CONFIG_SYS_NAND_CS 3 1906b2c6468SBen Gardiner #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 19134fa0706SEric Benard #define CONFIG_SYS_NAND_MASK_CLE 0x10 19234fa0706SEric Benard #define CONFIG_SYS_NAND_MASK_ALE 0x8 1936b2c6468SBen Gardiner #undef CONFIG_SYS_NAND_HW_ECC 1946b2c6468SBen Gardiner #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ 195122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST 196122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_5_ADDR_CYCLE 197122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) 198122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) 199122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000 200122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 201122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 202122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST 203122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ 204122f9c9bSLad, Prabhakar CONFIG_SYS_NAND_U_BOOT_SIZE - \ 205122f9c9bSLad, Prabhakar CONFIG_SYS_MALLOC_LEN - \ 206122f9c9bSLad, Prabhakar GENERATED_GBL_DATA_SIZE) 207122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCPOS { \ 208122f9c9bSLad, Prabhakar 24, 25, 26, 27, 28, \ 209122f9c9bSLad, Prabhakar 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ 210122f9c9bSLad, Prabhakar 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ 211122f9c9bSLad, Prabhakar 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ 212122f9c9bSLad, Prabhakar 59, 60, 61, 62, 63 } 213122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_PAGE_COUNT 64 214122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 215122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCSIZE 512 216122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCBYTES 10 217122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_OOBSIZE 64 218122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_SUPPORT 2196f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 2206f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 2216f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 222122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_SIMPLE 223122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_LOAD 2246b2c6468SBen Gardiner #endif 2256b2c6468SBen Gardiner 2266b2c6468SBen Gardiner /* 2273d248d37SBen Gardiner * Network & Ethernet Configuration 2283d248d37SBen Gardiner */ 2293d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC 2303d248d37SBen Gardiner #define CONFIG_MII 2313d248d37SBen Gardiner #define CONFIG_BOOTP_DNS 2323d248d37SBen Gardiner #define CONFIG_BOOTP_DNS2 2333d248d37SBen Gardiner #define CONFIG_BOOTP_SEND_HOSTNAME 2343d248d37SBen Gardiner #define CONFIG_NET_RETRY_COUNT 10 2353d248d37SBen Gardiner #endif 2363d248d37SBen Gardiner 2371506b0a8SNagabhushana Netagunte #ifdef CONFIG_USE_NOR 2381506b0a8SNagabhushana Netagunte #define CONFIG_ENV_IS_IN_FLASH 2391506b0a8SNagabhushana Netagunte #define CONFIG_FLASH_CFI_DRIVER 2401506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_CFI 2411506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_PROTECTION 2421506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ 2431506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ 2441506b0a8SNagabhushana Netagunte #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) 2451506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ 2461506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 2471506b0a8SNagabhushana Netagunte #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ 2481506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ 2491506b0a8SNagabhushana Netagunte + 3) 2501506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ 2511506b0a8SNagabhushana Netagunte #endif 2521506b0a8SNagabhushana Netagunte 253d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 254d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_FLASH 255d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_NAND 256d73a8a1bSStefano Babic #define CONFIG_ENV_IS_IN_SPI_FLASH 257d73a8a1bSStefano Babic #define CONFIG_ENV_SIZE (64 << 10) 258d73a8a1bSStefano Babic #define CONFIG_ENV_OFFSET (256 << 10) 259d73a8a1bSStefano Babic #define CONFIG_ENV_SECT_SIZE (64 << 10) 260d73a8a1bSStefano Babic #define CONFIG_SYS_NO_FLASH 261d73a8a1bSStefano Babic #endif 262d73a8a1bSStefano Babic 2633d248d37SBen Gardiner /* 26489b765c7SSudhakar Rajashekhara * U-Boot general configuration 26589b765c7SSudhakar Rajashekhara */ 266cf2c24e3SNagabhushana Netagunte #define CONFIG_MISC_INIT_R 267ae5c77ddSChristian Riesch #define CONFIG_BOARD_EARLY_INIT_F 26889b765c7SSudhakar Rajashekhara #define CONFIG_BOOTFILE "uImage" /* Boot file name */ 269ac935e56SNagabhushana Netagunte #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */ 27089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 27189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 27289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 27389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ 27489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) 27589b765c7SSudhakar Rajashekhara #define CONFIG_VERSION_VARIABLE 27689b765c7SSudhakar Rajashekhara #define CONFIG_AUTO_COMPLETE 27789b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HUSH_PARSER 27889b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_EDITING 27989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LONGHELP 28089b765c7SSudhakar Rajashekhara #define CONFIG_CRC32_VERIFY 28189b765c7SSudhakar Rajashekhara #define CONFIG_MX_CYCLIC 28289b765c7SSudhakar Rajashekhara 28389b765c7SSudhakar Rajashekhara /* 28489b765c7SSudhakar Rajashekhara * Linux Information 28589b765c7SSudhakar Rajashekhara */ 28659e0d611SBen Gardiner #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) 287cf2c24e3SNagabhushana Netagunte #define CONFIG_HWCONFIG /* enable hwconfig */ 28889b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_TAG 2894f6fc15bSSekhar Nori #define CONFIG_REVISION_TAG 29089b765c7SSudhakar Rajashekhara #define CONFIG_SETUP_MEMORY_TAGS 29189b765c7SSudhakar Rajashekhara #define CONFIG_BOOTARGS \ 29289b765c7SSudhakar Rajashekhara "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp" 29389b765c7SSudhakar Rajashekhara #define CONFIG_BOOTDELAY 3 294cf2c24e3SNagabhushana Netagunte #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes" 29589b765c7SSudhakar Rajashekhara 29689b765c7SSudhakar Rajashekhara /* 29789b765c7SSudhakar Rajashekhara * U-Boot commands 29889b765c7SSudhakar Rajashekhara */ 29989b765c7SSudhakar Rajashekhara #include <config_cmd_default.h> 30089b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ENV 30189b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ASKENV 30289b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DHCP 30389b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DIAG 30489b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MII 30589b765c7SSudhakar Rajashekhara #define CONFIG_CMD_PING 30689b765c7SSudhakar Rajashekhara #define CONFIG_CMD_SAVES 30789b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MEMORY 30889b765c7SSudhakar Rajashekhara 3098f5d4687SHadli, Manjunath #ifdef CONFIG_CMD_BDI 3108f5d4687SHadli, Manjunath #define CONFIG_CLOCKS 3118f5d4687SHadli, Manjunath #endif 3128f5d4687SHadli, Manjunath 31389b765c7SSudhakar Rajashekhara #ifndef CONFIG_DRIVER_TI_EMAC 31489b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_NET 31589b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_DHCP 31689b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_MII 31789b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_PING 31889b765c7SSudhakar Rajashekhara #endif 31989b765c7SSudhakar Rajashekhara 3206b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 3216b2c6468SBen Gardiner #undef CONFIG_CMD_FLASH 3226b2c6468SBen Gardiner #undef CONFIG_CMD_IMLS 3236b2c6468SBen Gardiner #define CONFIG_CMD_NAND 324771d028aSBen Gardiner 325771d028aSBen Gardiner #define CONFIG_CMD_MTDPARTS 326771d028aSBen Gardiner #define CONFIG_MTD_DEVICE 327771d028aSBen Gardiner #define CONFIG_MTD_PARTITIONS 328771d028aSBen Gardiner #define CONFIG_LZO 329771d028aSBen Gardiner #define CONFIG_RBTREE 330771d028aSBen Gardiner #define CONFIG_CMD_UBI 331771d028aSBen Gardiner #define CONFIG_CMD_UBIFS 3326b2c6468SBen Gardiner #endif 3336b2c6468SBen Gardiner 334d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 335d73a8a1bSStefano Babic #undef CONFIG_CMD_IMLS 336d73a8a1bSStefano Babic #undef CONFIG_CMD_FLASH 337d73a8a1bSStefano Babic #define CONFIG_CMD_SPI 338d73a8a1bSStefano Babic #define CONFIG_CMD_SAVEENV 339d73a8a1bSStefano Babic #endif 340d73a8a1bSStefano Babic 34189b765c7SSudhakar Rajashekhara #if !defined(CONFIG_USE_NAND) && \ 34289b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_NOR) && \ 34389b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_SPIFLASH) 34489b765c7SSudhakar Rajashekhara #define CONFIG_ENV_IS_NOWHERE 34589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NO_FLASH 34689b765c7SSudhakar Rajashekhara #define CONFIG_ENV_SIZE (16 << 10) 34789b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_IMLS 34889b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_ENV 34989b765c7SSudhakar Rajashekhara #endif 35089b765c7SSudhakar Rajashekhara 351ecc98ec1SLad, Prabhakar /* SD/MMC configuration */ 3524a5edda2SRajashekhara, Sudhakar #ifndef CONFIG_USE_NOR 353ecc98ec1SLad, Prabhakar #define CONFIG_MMC 354ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC_SD1 355ecc98ec1SLad, Prabhakar #define CONFIG_GENERIC_MMC 356ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC 3574a5edda2SRajashekhara, Sudhakar #endif 358ecc98ec1SLad, Prabhakar 359ecc98ec1SLad, Prabhakar /* 360ecc98ec1SLad, Prabhakar * Enable MMC commands only when 361ecc98ec1SLad, Prabhakar * MMC support is present 362ecc98ec1SLad, Prabhakar */ 363ecc98ec1SLad, Prabhakar #ifdef CONFIG_MMC 364ecc98ec1SLad, Prabhakar #define CONFIG_DOS_PARTITION 365ecc98ec1SLad, Prabhakar #define CONFIG_CMD_EXT2 366ecc98ec1SLad, Prabhakar #define CONFIG_CMD_FAT 367ecc98ec1SLad, Prabhakar #define CONFIG_CMD_MMC 368ecc98ec1SLad, Prabhakar #endif 369ecc98ec1SLad, Prabhakar 37063777665SLad, Prabhakar #ifndef CONFIG_DIRECT_NOR_BOOT 3713d2c8e6cSChristian Riesch /* defines for SPL */ 3723d2c8e6cSChristian Riesch #define CONFIG_SPL 3733f7f2414STom Rini #define CONFIG_SPL_FRAMEWORK 3743f7f2414STom Rini #define CONFIG_SPL_BOARD_INIT 3753f7f2414STom Rini #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ 3763f7f2414STom Rini CONFIG_SYS_MALLOC_LEN) 3773f7f2414STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN 3783f7f2414STom Rini #define CONFIG_SPL_SPI_SUPPORT 3793f7f2414STom Rini #define CONFIG_SPL_SPI_FLASH_SUPPORT 3803f7f2414STom Rini #define CONFIG_SPL_SPI_LOAD 3813f7f2414STom Rini #define CONFIG_SPL_SPI_BUS 0 3823f7f2414STom Rini #define CONFIG_SPL_SPI_CS 0 3833d2c8e6cSChristian Riesch #define CONFIG_SPL_SERIAL_SUPPORT 3843d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBCOMMON_SUPPORT 3853d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBGENERIC_SUPPORT 3866b873dcaSSughosh Ganu #define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds" 3873d2c8e6cSChristian Riesch #define CONFIG_SPL_STACK 0x8001ff00 3883d2c8e6cSChristian Riesch #define CONFIG_SPL_TEXT_BASE 0x80000000 389b7b5f1a1SAlbert ARIBAUD #define CONFIG_SPL_MAX_FOOTPRINT 32768 39063777665SLad, Prabhakar #endif 3910d986e61SLad, Prabhakar 3920d986e61SLad, Prabhakar /* Load U-Boot Image From MMC */ 3930d986e61SLad, Prabhakar #ifdef CONFIG_SPL_MMC_LOAD 3940d986e61SLad, Prabhakar #define CONFIG_SPL_MMC_SUPPORT 3950d986e61SLad, Prabhakar #define CONFIG_SPL_LIBDISK_SUPPORT 3963f7f2414STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x75 3973f7f2414STom Rini #undef CONFIG_SPL_SPI_SUPPORT 3980d986e61SLad, Prabhakar #undef CONFIG_SPL_SPI_LOAD 3990d986e61SLad, Prabhakar #endif 4000d986e61SLad, Prabhakar 401ab86f72cSHeiko Schocher /* additions for new relocation code, must added to all boards */ 402ab86f72cSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE 0xc0000000 40363777665SLad, Prabhakar 40463777665SLad, Prabhakar #ifdef CONFIG_DIRECT_NOR_BOOT 40563777665SLad, Prabhakar #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00 40663777665SLad, Prabhakar #else 407ab86f72cSHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ 40825ddd1fbSWolfgang Denk GENERATED_GBL_DATA_SIZE) 40963777665SLad, Prabhakar #endif /* CONFIG_DIRECT_NOR_BOOT */ 41089b765c7SSudhakar Rajashekhara #endif /* __CONFIG_H */ 411