189b765c7SSudhakar Rajashekhara /* 289b765c7SSudhakar Rajashekhara * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 389b765c7SSudhakar Rajashekhara * 489b765c7SSudhakar Rajashekhara * Based on davinci_dvevm.h. Original Copyrights follow: 589b765c7SSudhakar Rajashekhara * 689b765c7SSudhakar Rajashekhara * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 789b765c7SSudhakar Rajashekhara * 889b765c7SSudhakar Rajashekhara * This program is free software; you can redistribute it and/or modify 989b765c7SSudhakar Rajashekhara * it under the terms of the GNU General Public License as published by 1089b765c7SSudhakar Rajashekhara * the Free Software Foundation; either version 2 of the License, or 1189b765c7SSudhakar Rajashekhara * (at your option) any later version. 1289b765c7SSudhakar Rajashekhara * 1389b765c7SSudhakar Rajashekhara * This program is distributed in the hope that it will be useful, 1489b765c7SSudhakar Rajashekhara * but WITHOUT ANY WARRANTY; without even the implied warranty of 1589b765c7SSudhakar Rajashekhara * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1689b765c7SSudhakar Rajashekhara * GNU General Public License for more details. 1789b765c7SSudhakar Rajashekhara * 1889b765c7SSudhakar Rajashekhara * You should have received a copy of the GNU General Public License 1989b765c7SSudhakar Rajashekhara * along with this program; if not, write to the Free Software 2089b765c7SSudhakar Rajashekhara * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 2189b765c7SSudhakar Rajashekhara */ 2289b765c7SSudhakar Rajashekhara 2389b765c7SSudhakar Rajashekhara #ifndef __CONFIG_H 2489b765c7SSudhakar Rajashekhara #define __CONFIG_H 2589b765c7SSudhakar Rajashekhara 2689b765c7SSudhakar Rajashekhara /* 2789b765c7SSudhakar Rajashekhara * Board 2889b765c7SSudhakar Rajashekhara */ 293d248d37SBen Gardiner #define CONFIG_DRIVER_TI_EMAC 30d73a8a1bSStefano Babic #define CONFIG_USE_SPIFLASH 3189b765c7SSudhakar Rajashekhara 321506b0a8SNagabhushana Netagunte 3389b765c7SSudhakar Rajashekhara /* 3489b765c7SSudhakar Rajashekhara * SoC Configuration 3589b765c7SSudhakar Rajashekhara */ 3689b765c7SSudhakar Rajashekhara #define CONFIG_MACH_DAVINCI_DA850_EVM 3789b765c7SSudhakar Rajashekhara #define CONFIG_ARM926EJS /* arm926ejs CPU core */ 3889b765c7SSudhakar Rajashekhara #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ 3952b0f877SChristian Riesch #define CONFIG_SOC_DA850 /* TI DA850 SoC */ 4089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) 4189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_OSCIN_FREQ 24000000 4289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE 4389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) 4489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ 1000 4589b765c7SSudhakar Rajashekhara #define CONFIG_SKIP_LOWLEVEL_INIT 46f760d14aSSughosh Ganu #define CONFIG_SYS_TEXT_BASE 0xc1080000 47bd65d006SNagabhushana Netagunte #define CONFIG_SYS_ICACHE_OFF 48bd65d006SNagabhushana Netagunte #define CONFIG_SYS_DCACHE_OFF 49bd65d006SNagabhushana Netagunte #define CONFIG_SYS_L2CACHE_OFF 5089b765c7SSudhakar Rajashekhara 5189b765c7SSudhakar Rajashekhara /* 5289b765c7SSudhakar Rajashekhara * Memory Info 5389b765c7SSudhakar Rajashekhara */ 5489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ 5589b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ 5689b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ 5797003756SBen Gardiner #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ 5889b765c7SSudhakar Rajashekhara 5989b765c7SSudhakar Rajashekhara /* memtest start addr */ 6089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) 6189b765c7SSudhakar Rajashekhara 6289b765c7SSudhakar Rajashekhara /* memtest will be run on 16MB */ 6389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) 6489b765c7SSudhakar Rajashekhara 6589b765c7SSudhakar Rajashekhara #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 6689b765c7SSudhakar Rajashekhara #define CONFIG_STACKSIZE (256*1024) /* regular stack */ 6789b765c7SSudhakar Rajashekhara 68*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ 69*3d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ 70*3d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ 71*3d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_UART2 | \ 72*3d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_EMAC | \ 73*3d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_I2C) 74*3d2c8e6cSChristian Riesch 75*3d2c8e6cSChristian Riesch /* 76*3d2c8e6cSChristian Riesch * PLL configuration 77*3d2c8e6cSChristian Riesch */ 78*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DV_CLKMODE 0 79*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 80*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 81*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 82*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 83*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 84*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 85*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 86*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 87*3d2c8e6cSChristian Riesch 88*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 89*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 90*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 91*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 92*3d2c8e6cSChristian Riesch 93*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLM 24 94*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLM 21 95*3d2c8e6cSChristian Riesch 96*3d2c8e6cSChristian Riesch /* 97*3d2c8e6cSChristian Riesch * DDR2 memory configuration 98*3d2c8e6cSChristian Riesch */ 99*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ 100*3d2c8e6cSChristian Riesch DV_DDR_PHY_EXT_STRBEN | \ 101*3d2c8e6cSChristian Riesch (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) 102*3d2c8e6cSChristian Riesch 103*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ 104*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ 105*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ 106*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ 107*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ 108*3d2c8e6cSChristian Riesch (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ 109*3d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ 110*3d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) 111*3d2c8e6cSChristian Riesch 112*3d2c8e6cSChristian Riesch /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ 113*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 114*3d2c8e6cSChristian Riesch 115*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ 116*3d2c8e6cSChristian Riesch (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ 117*3d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ 118*3d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ 119*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ 120*3d2c8e6cSChristian Riesch (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ 121*3d2c8e6cSChristian Riesch (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ 122*3d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ 123*3d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR1_WTR_SHIFT)) 124*3d2c8e6cSChristian Riesch 125*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ 126*3d2c8e6cSChristian Riesch (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ 127*3d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ 128*3d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ 129*3d2c8e6cSChristian Riesch (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ 130*3d2c8e6cSChristian Riesch (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ 131*3d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ 132*3d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_CKE_SHIFT)) 133*3d2c8e6cSChristian Riesch 134*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 135*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 136*3d2c8e6cSChristian Riesch 13789b765c7SSudhakar Rajashekhara /* 13889b765c7SSudhakar Rajashekhara * Serial Driver info 13989b765c7SSudhakar Rajashekhara */ 14089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550 14189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_SERIAL 14289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ 14389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ 14489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) 14589b765c7SSudhakar Rajashekhara #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ 14689b765c7SSudhakar Rajashekhara #define CONFIG_BAUDRATE 115200 /* Default baud rate */ 14789b765c7SSudhakar Rajashekhara #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 148*3d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_LPSC_UART DAVINCI_LPSC_UART2 14989b765c7SSudhakar Rajashekhara 150d73a8a1bSStefano Babic #define CONFIG_SPI 151d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH 152d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH_STMICRO 1538cf47399SManjunathappa, Prakash #define CONFIG_SPI_FLASH_WINBOND 154d73a8a1bSStefano Babic #define CONFIG_DAVINCI_SPI 155d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE 156d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) 157d73a8a1bSStefano Babic #define CONFIG_SF_DEFAULT_SPEED 30000000 158d73a8a1bSStefano Babic #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 159d73a8a1bSStefano Babic 16089b765c7SSudhakar Rajashekhara /* 16189b765c7SSudhakar Rajashekhara * I2C Configuration 16289b765c7SSudhakar Rajashekhara */ 16389b765c7SSudhakar Rajashekhara #define CONFIG_HARD_I2C 16489b765c7SSudhakar Rajashekhara #define CONFIG_DRIVER_DAVINCI_I2C 16589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SPEED 25000 16689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */ 167d2607401SSudhakar Rajashekhara #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 16889b765c7SSudhakar Rajashekhara 16989b765c7SSudhakar Rajashekhara /* 1706b2c6468SBen Gardiner * Flash & Environment 1716b2c6468SBen Gardiner */ 1726b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 1736b2c6468SBen Gardiner #undef CONFIG_ENV_IS_IN_FLASH 1746b2c6468SBen Gardiner #define CONFIG_NAND_DAVINCI 1756b2c6468SBen Gardiner #define CONFIG_SYS_NO_FLASH 1766b2c6468SBen Gardiner #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */ 1776b2c6468SBen Gardiner #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ 1786b2c6468SBen Gardiner #define CONFIG_ENV_SIZE (128 << 10) 1796b2c6468SBen Gardiner #define CONFIG_SYS_NAND_USE_FLASH_BBT 1806b2c6468SBen Gardiner #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST 1816b2c6468SBen Gardiner #define CONFIG_SYS_NAND_PAGE_2K 1826b2c6468SBen Gardiner #define CONFIG_SYS_NAND_CS 3 1836b2c6468SBen Gardiner #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 1846b2c6468SBen Gardiner #define CONFIG_SYS_CLE_MASK 0x10 1856b2c6468SBen Gardiner #define CONFIG_SYS_ALE_MASK 0x8 1866b2c6468SBen Gardiner #undef CONFIG_SYS_NAND_HW_ECC 1876b2c6468SBen Gardiner #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ 1886b2c6468SBen Gardiner #define NAND_MAX_CHIPS 1 1896b2c6468SBen Gardiner #endif 1906b2c6468SBen Gardiner 1916b2c6468SBen Gardiner /* 1923d248d37SBen Gardiner * Network & Ethernet Configuration 1933d248d37SBen Gardiner */ 1943d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC 1953d248d37SBen Gardiner #define CONFIG_MII 1963d248d37SBen Gardiner #define CONFIG_BOOTP_DEFAULT 1973d248d37SBen Gardiner #define CONFIG_BOOTP_DNS 1983d248d37SBen Gardiner #define CONFIG_BOOTP_DNS2 1993d248d37SBen Gardiner #define CONFIG_BOOTP_SEND_HOSTNAME 2003d248d37SBen Gardiner #define CONFIG_NET_RETRY_COUNT 10 2013d248d37SBen Gardiner #endif 2023d248d37SBen Gardiner 2031506b0a8SNagabhushana Netagunte #ifdef CONFIG_USE_NOR 2041506b0a8SNagabhushana Netagunte #define CONFIG_ENV_IS_IN_FLASH 2051506b0a8SNagabhushana Netagunte #define CONFIG_FLASH_CFI_DRIVER 2061506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_CFI 2071506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_PROTECTION 2081506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ 2091506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ 2101506b0a8SNagabhushana Netagunte #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) 2111506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ 2121506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 2131506b0a8SNagabhushana Netagunte #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ 2141506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ 2151506b0a8SNagabhushana Netagunte + 3) 2161506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ 2171506b0a8SNagabhushana Netagunte #endif 2181506b0a8SNagabhushana Netagunte 219d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 220d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_FLASH 221d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_NAND 222d73a8a1bSStefano Babic #define CONFIG_ENV_IS_IN_SPI_FLASH 223d73a8a1bSStefano Babic #define CONFIG_ENV_SIZE (64 << 10) 224d73a8a1bSStefano Babic #define CONFIG_ENV_OFFSET (256 << 10) 225d73a8a1bSStefano Babic #define CONFIG_ENV_SECT_SIZE (64 << 10) 226d73a8a1bSStefano Babic #define CONFIG_SYS_NO_FLASH 227d73a8a1bSStefano Babic #endif 228d73a8a1bSStefano Babic 2293d248d37SBen Gardiner /* 23089b765c7SSudhakar Rajashekhara * U-Boot general configuration 23189b765c7SSudhakar Rajashekhara */ 232cf2c24e3SNagabhushana Netagunte #define CONFIG_MISC_INIT_R 233ae5c77ddSChristian Riesch #define CONFIG_BOARD_EARLY_INIT_F 23489b765c7SSudhakar Rajashekhara #define CONFIG_BOOTFILE "uImage" /* Boot file name */ 235ac935e56SNagabhushana Netagunte #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */ 23689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 23789b765c7SSudhakar Rajashekhara #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 23889b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 23989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ 24089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) 24189b765c7SSudhakar Rajashekhara #define CONFIG_VERSION_VARIABLE 24289b765c7SSudhakar Rajashekhara #define CONFIG_AUTO_COMPLETE 24389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HUSH_PARSER 24489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 24589b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_EDITING 24689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LONGHELP 24789b765c7SSudhakar Rajashekhara #define CONFIG_CRC32_VERIFY 24889b765c7SSudhakar Rajashekhara #define CONFIG_MX_CYCLIC 24989b765c7SSudhakar Rajashekhara 25089b765c7SSudhakar Rajashekhara /* 25189b765c7SSudhakar Rajashekhara * Linux Information 25289b765c7SSudhakar Rajashekhara */ 25359e0d611SBen Gardiner #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) 254cf2c24e3SNagabhushana Netagunte #define CONFIG_HWCONFIG /* enable hwconfig */ 25589b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_TAG 2564f6fc15bSSekhar Nori #define CONFIG_REVISION_TAG 25789b765c7SSudhakar Rajashekhara #define CONFIG_SETUP_MEMORY_TAGS 25889b765c7SSudhakar Rajashekhara #define CONFIG_BOOTARGS \ 25989b765c7SSudhakar Rajashekhara "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp" 26089b765c7SSudhakar Rajashekhara #define CONFIG_BOOTDELAY 3 261cf2c24e3SNagabhushana Netagunte #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes" 26289b765c7SSudhakar Rajashekhara 26389b765c7SSudhakar Rajashekhara /* 26489b765c7SSudhakar Rajashekhara * U-Boot commands 26589b765c7SSudhakar Rajashekhara */ 26689b765c7SSudhakar Rajashekhara #include <config_cmd_default.h> 26789b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ENV 26889b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ASKENV 26989b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DHCP 27089b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DIAG 27189b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MII 27289b765c7SSudhakar Rajashekhara #define CONFIG_CMD_PING 27389b765c7SSudhakar Rajashekhara #define CONFIG_CMD_SAVES 27489b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MEMORY 27589b765c7SSudhakar Rajashekhara 27689b765c7SSudhakar Rajashekhara #ifndef CONFIG_DRIVER_TI_EMAC 27789b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_NET 27889b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_DHCP 27989b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_MII 28089b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_PING 28189b765c7SSudhakar Rajashekhara #endif 28289b765c7SSudhakar Rajashekhara 2836b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 2846b2c6468SBen Gardiner #undef CONFIG_CMD_FLASH 2856b2c6468SBen Gardiner #undef CONFIG_CMD_IMLS 2866b2c6468SBen Gardiner #define CONFIG_CMD_NAND 287771d028aSBen Gardiner 288771d028aSBen Gardiner #define CONFIG_CMD_MTDPARTS 289771d028aSBen Gardiner #define CONFIG_MTD_DEVICE 290771d028aSBen Gardiner #define CONFIG_MTD_PARTITIONS 291771d028aSBen Gardiner #define CONFIG_LZO 292771d028aSBen Gardiner #define CONFIG_RBTREE 293771d028aSBen Gardiner #define CONFIG_CMD_UBI 294771d028aSBen Gardiner #define CONFIG_CMD_UBIFS 2956b2c6468SBen Gardiner #endif 2966b2c6468SBen Gardiner 297d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 298d73a8a1bSStefano Babic #undef CONFIG_CMD_IMLS 299d73a8a1bSStefano Babic #undef CONFIG_CMD_FLASH 300d73a8a1bSStefano Babic #define CONFIG_CMD_SPI 301d73a8a1bSStefano Babic #define CONFIG_CMD_SF 302d73a8a1bSStefano Babic #define CONFIG_CMD_SAVEENV 303d73a8a1bSStefano Babic #endif 304d73a8a1bSStefano Babic 30589b765c7SSudhakar Rajashekhara #if !defined(CONFIG_USE_NAND) && \ 30689b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_NOR) && \ 30789b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_SPIFLASH) 30889b765c7SSudhakar Rajashekhara #define CONFIG_ENV_IS_NOWHERE 30989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NO_FLASH 31089b765c7SSudhakar Rajashekhara #define CONFIG_ENV_SIZE (16 << 10) 31189b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_IMLS 31289b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_ENV 31389b765c7SSudhakar Rajashekhara #endif 31489b765c7SSudhakar Rajashekhara 315*3d2c8e6cSChristian Riesch /* defines for SPL */ 316*3d2c8e6cSChristian Riesch #define CONFIG_SPL 317*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SPI_SUPPORT 318*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SPI_FLASH_SUPPORT 319*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SPI_LOAD 320*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SPI_BUS 0 321*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SPI_CS 0 322*3d2c8e6cSChristian Riesch #define CONFIG_SPL_SERIAL_SUPPORT 323*3d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBCOMMON_SUPPORT 324*3d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBGENERIC_SUPPORT 325*3d2c8e6cSChristian Riesch #define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds" 326*3d2c8e6cSChristian Riesch #define CONFIG_SPL_STACK 0x8001ff00 327*3d2c8e6cSChristian Riesch #define CONFIG_SPL_TEXT_BASE 0x80000000 328*3d2c8e6cSChristian Riesch #define CONFIG_SPL_MAX_SIZE 32768 329*3d2c8e6cSChristian Riesch #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 330*3d2c8e6cSChristian Riesch #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000 331*3d2c8e6cSChristian Riesch 332ab86f72cSHeiko Schocher /* additions for new relocation code, must added to all boards */ 333ab86f72cSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE 0xc0000000 334ab86f72cSHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ 33525ddd1fbSWolfgang Denk GENERATED_GBL_DATA_SIZE) 33689b765c7SSudhakar Rajashekhara #endif /* __CONFIG_H */ 337