189b765c7SSudhakar Rajashekhara /* 289b765c7SSudhakar Rajashekhara * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 389b765c7SSudhakar Rajashekhara * 489b765c7SSudhakar Rajashekhara * Based on davinci_dvevm.h. Original Copyrights follow: 589b765c7SSudhakar Rajashekhara * 689b765c7SSudhakar Rajashekhara * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 789b765c7SSudhakar Rajashekhara * 889b765c7SSudhakar Rajashekhara * This program is free software; you can redistribute it and/or modify 989b765c7SSudhakar Rajashekhara * it under the terms of the GNU General Public License as published by 1089b765c7SSudhakar Rajashekhara * the Free Software Foundation; either version 2 of the License, or 1189b765c7SSudhakar Rajashekhara * (at your option) any later version. 1289b765c7SSudhakar Rajashekhara * 1389b765c7SSudhakar Rajashekhara * This program is distributed in the hope that it will be useful, 1489b765c7SSudhakar Rajashekhara * but WITHOUT ANY WARRANTY; without even the implied warranty of 1589b765c7SSudhakar Rajashekhara * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1689b765c7SSudhakar Rajashekhara * GNU General Public License for more details. 1789b765c7SSudhakar Rajashekhara * 1889b765c7SSudhakar Rajashekhara * You should have received a copy of the GNU General Public License 1989b765c7SSudhakar Rajashekhara * along with this program; if not, write to the Free Software 2089b765c7SSudhakar Rajashekhara * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 2189b765c7SSudhakar Rajashekhara */ 2289b765c7SSudhakar Rajashekhara 2389b765c7SSudhakar Rajashekhara #ifndef __CONFIG_H 2489b765c7SSudhakar Rajashekhara #define __CONFIG_H 2589b765c7SSudhakar Rajashekhara 2689b765c7SSudhakar Rajashekhara /* 2789b765c7SSudhakar Rajashekhara * Board 2889b765c7SSudhakar Rajashekhara */ 293d248d37SBen Gardiner #define CONFIG_DRIVER_TI_EMAC 3063777665SLad, Prabhakar /* check if direct NOR boot config is used */ 3163777665SLad, Prabhakar #ifndef CONFIG_DIRECT_NOR_BOOT 32d73a8a1bSStefano Babic #define CONFIG_USE_SPIFLASH 3363777665SLad, Prabhakar #endif 3489b765c7SSudhakar Rajashekhara 351506b0a8SNagabhushana Netagunte 3689b765c7SSudhakar Rajashekhara /* 3789b765c7SSudhakar Rajashekhara * SoC Configuration 3889b765c7SSudhakar Rajashekhara */ 3989b765c7SSudhakar Rajashekhara #define CONFIG_MACH_DAVINCI_DA850_EVM 4089b765c7SSudhakar Rajashekhara #define CONFIG_ARM926EJS /* arm926ejs CPU core */ 4189b765c7SSudhakar Rajashekhara #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ 4252b0f877SChristian Riesch #define CONFIG_SOC_DA850 /* TI DA850 SoC */ 43b67d8816SChristian Riesch #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH 4489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) 4589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_OSCIN_FREQ 24000000 4689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE 4789b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) 4889b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ 1000 496b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_PLL_INIT 506b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_DDR_INIT 5189b765c7SSudhakar Rajashekhara 5263777665SLad, Prabhakar #ifdef CONFIG_DIRECT_NOR_BOOT 5363777665SLad, Prabhakar #define CONFIG_ARCH_CPU_INIT 5463777665SLad, Prabhakar #define CONFIG_DA8XX_GPIO 5563777665SLad, Prabhakar #define CONFIG_SYS_TEXT_BASE 0x60000000 5663777665SLad, Prabhakar #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) 5763777665SLad, Prabhakar #define CONFIG_DA850_LOWLEVEL 5863777665SLad, Prabhakar #else 5963777665SLad, Prabhakar #define CONFIG_SYS_TEXT_BASE 0xc1080000 6063777665SLad, Prabhakar #endif 6163777665SLad, Prabhakar 6289b765c7SSudhakar Rajashekhara /* 6389b765c7SSudhakar Rajashekhara * Memory Info 6489b765c7SSudhakar Rajashekhara */ 6589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ 6689b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ 6789b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ 6897003756SBen Gardiner #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ 6989b765c7SSudhakar Rajashekhara 7089b765c7SSudhakar Rajashekhara /* memtest start addr */ 7189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) 7289b765c7SSudhakar Rajashekhara 7389b765c7SSudhakar Rajashekhara /* memtest will be run on 16MB */ 7489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) 7589b765c7SSudhakar Rajashekhara 7689b765c7SSudhakar Rajashekhara #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 7789b765c7SSudhakar Rajashekhara 783d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ 793d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ 803d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ 813d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_UART2 | \ 823d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_EMAC | \ 833d2c8e6cSChristian Riesch DAVINCI_SYSCFG_SUSPSRC_I2C) 843d2c8e6cSChristian Riesch 853d2c8e6cSChristian Riesch /* 863d2c8e6cSChristian Riesch * PLL configuration 873d2c8e6cSChristian Riesch */ 883d2c8e6cSChristian Riesch #define CONFIG_SYS_DV_CLKMODE 0 893d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 903d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 913d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 923d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 933d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 943d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 953d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 963d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 973d2c8e6cSChristian Riesch 983d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 993d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 1003d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 1013d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 1023d2c8e6cSChristian Riesch 1033d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLM 24 1043d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLM 21 1053d2c8e6cSChristian Riesch 1063d2c8e6cSChristian Riesch /* 1073d2c8e6cSChristian Riesch * DDR2 memory configuration 1083d2c8e6cSChristian Riesch */ 1093d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ 1103d2c8e6cSChristian Riesch DV_DDR_PHY_EXT_STRBEN | \ 1113d2c8e6cSChristian Riesch (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) 1123d2c8e6cSChristian Riesch 1133d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ 1143d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ 1153d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ 1163d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ 1173d2c8e6cSChristian Riesch (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ 1183d2c8e6cSChristian Riesch (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ 1193d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ 1203d2c8e6cSChristian Riesch (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) 1213d2c8e6cSChristian Riesch 1223d2c8e6cSChristian Riesch /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ 1233d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 1243d2c8e6cSChristian Riesch 1253d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ 1263d2c8e6cSChristian Riesch (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ 1273d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ 1283d2c8e6cSChristian Riesch (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ 1293d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ 1303d2c8e6cSChristian Riesch (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ 1313d2c8e6cSChristian Riesch (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ 1323d2c8e6cSChristian Riesch (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ 1333d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR1_WTR_SHIFT)) 1343d2c8e6cSChristian Riesch 1353d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ 1363d2c8e6cSChristian Riesch (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ 1373d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ 1383d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ 1393d2c8e6cSChristian Riesch (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ 1403d2c8e6cSChristian Riesch (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ 1413d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ 1423d2c8e6cSChristian Riesch (0 << DV_DDR_SDTMR2_CKE_SHIFT)) 1433d2c8e6cSChristian Riesch 1443d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 1453d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 1463d2c8e6cSChristian Riesch 14789b765c7SSudhakar Rajashekhara /* 14889b765c7SSudhakar Rajashekhara * Serial Driver info 14989b765c7SSudhakar Rajashekhara */ 15089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550 15189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_SERIAL 15289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ 15389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ 15489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) 15589b765c7SSudhakar Rajashekhara #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ 15689b765c7SSudhakar Rajashekhara #define CONFIG_BAUDRATE 115200 /* Default baud rate */ 15789b765c7SSudhakar Rajashekhara 158d73a8a1bSStefano Babic #define CONFIG_SPI 159d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH 160d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH_STMICRO 1618cf47399SManjunathappa, Prakash #define CONFIG_SPI_FLASH_WINBOND 162d73a8a1bSStefano Babic #define CONFIG_DAVINCI_SPI 163d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE 164d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) 165d73a8a1bSStefano Babic #define CONFIG_SF_DEFAULT_SPEED 30000000 166d73a8a1bSStefano Babic #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED 167d73a8a1bSStefano Babic 16842612104SLad, Prabhakar #ifdef CONFIG_USE_SPIFLASH 16942612104SLad, Prabhakar #define CONFIG_SPL_SPI_SUPPORT 17042612104SLad, Prabhakar #define CONFIG_SPL_SPI_FLASH_SUPPORT 17142612104SLad, Prabhakar #define CONFIG_SPL_SPI_LOAD 17242612104SLad, Prabhakar #define CONFIG_SPL_SPI_BUS 0 17342612104SLad, Prabhakar #define CONFIG_SPL_SPI_CS 0 17442612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 17542612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000 17642612104SLad, Prabhakar #endif 17742612104SLad, Prabhakar 17889b765c7SSudhakar Rajashekhara /* 17989b765c7SSudhakar Rajashekhara * I2C Configuration 18089b765c7SSudhakar Rajashekhara */ 18189b765c7SSudhakar Rajashekhara #define CONFIG_HARD_I2C 18289b765c7SSudhakar Rajashekhara #define CONFIG_DRIVER_DAVINCI_I2C 18389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SPEED 25000 18489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */ 185d2607401SSudhakar Rajashekhara #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 18689b765c7SSudhakar Rajashekhara 18789b765c7SSudhakar Rajashekhara /* 1886b2c6468SBen Gardiner * Flash & Environment 1896b2c6468SBen Gardiner */ 1906b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 1916b2c6468SBen Gardiner #undef CONFIG_ENV_IS_IN_FLASH 1926b2c6468SBen Gardiner #define CONFIG_NAND_DAVINCI 1936b2c6468SBen Gardiner #define CONFIG_SYS_NO_FLASH 1946b2c6468SBen Gardiner #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */ 1956b2c6468SBen Gardiner #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ 1966b2c6468SBen Gardiner #define CONFIG_ENV_SIZE (128 << 10) 1976b2c6468SBen Gardiner #define CONFIG_SYS_NAND_USE_FLASH_BBT 1986b2c6468SBen Gardiner #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST 1996b2c6468SBen Gardiner #define CONFIG_SYS_NAND_PAGE_2K 2006b2c6468SBen Gardiner #define CONFIG_SYS_NAND_CS 3 2016b2c6468SBen Gardiner #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 202*34fa0706SEric Benard #define CONFIG_SYS_NAND_MASK_CLE 0x10 203*34fa0706SEric Benard #define CONFIG_SYS_NAND_MASK_ALE 0x8 2046b2c6468SBen Gardiner #undef CONFIG_SYS_NAND_HW_ECC 2056b2c6468SBen Gardiner #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ 206122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST 207122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_5_ADDR_CYCLE 208122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) 209122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) 210122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000 211122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 212122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 213122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST 214122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ 215122f9c9bSLad, Prabhakar CONFIG_SYS_NAND_U_BOOT_SIZE - \ 216122f9c9bSLad, Prabhakar CONFIG_SYS_MALLOC_LEN - \ 217122f9c9bSLad, Prabhakar GENERATED_GBL_DATA_SIZE) 218122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCPOS { \ 219122f9c9bSLad, Prabhakar 24, 25, 26, 27, 28, \ 220122f9c9bSLad, Prabhakar 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ 221122f9c9bSLad, Prabhakar 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ 222122f9c9bSLad, Prabhakar 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ 223122f9c9bSLad, Prabhakar 59, 60, 61, 62, 63 } 224122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_PAGE_COUNT 64 225122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 226122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCSIZE 512 227122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_ECCBYTES 10 228122f9c9bSLad, Prabhakar #define CONFIG_SYS_NAND_OOBSIZE 64 229122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_SUPPORT 2306f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 2316f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 2326f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 233122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_SIMPLE 234122f9c9bSLad, Prabhakar #define CONFIG_SPL_NAND_LOAD 2356b2c6468SBen Gardiner #endif 2366b2c6468SBen Gardiner 2376b2c6468SBen Gardiner /* 2383d248d37SBen Gardiner * Network & Ethernet Configuration 2393d248d37SBen Gardiner */ 2403d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC 2413d248d37SBen Gardiner #define CONFIG_MII 2423d248d37SBen Gardiner #define CONFIG_BOOTP_DEFAULT 2433d248d37SBen Gardiner #define CONFIG_BOOTP_DNS 2443d248d37SBen Gardiner #define CONFIG_BOOTP_DNS2 2453d248d37SBen Gardiner #define CONFIG_BOOTP_SEND_HOSTNAME 2463d248d37SBen Gardiner #define CONFIG_NET_RETRY_COUNT 10 2473d248d37SBen Gardiner #endif 2483d248d37SBen Gardiner 2491506b0a8SNagabhushana Netagunte #ifdef CONFIG_USE_NOR 2501506b0a8SNagabhushana Netagunte #define CONFIG_ENV_IS_IN_FLASH 2511506b0a8SNagabhushana Netagunte #define CONFIG_FLASH_CFI_DRIVER 2521506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_CFI 2531506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_PROTECTION 2541506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ 2551506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ 2561506b0a8SNagabhushana Netagunte #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) 2571506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ 2581506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 2591506b0a8SNagabhushana Netagunte #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ 2601506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ 2611506b0a8SNagabhushana Netagunte + 3) 2621506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ 2631506b0a8SNagabhushana Netagunte #endif 2641506b0a8SNagabhushana Netagunte 265d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 266d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_FLASH 267d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_NAND 268d73a8a1bSStefano Babic #define CONFIG_ENV_IS_IN_SPI_FLASH 269d73a8a1bSStefano Babic #define CONFIG_ENV_SIZE (64 << 10) 270d73a8a1bSStefano Babic #define CONFIG_ENV_OFFSET (256 << 10) 271d73a8a1bSStefano Babic #define CONFIG_ENV_SECT_SIZE (64 << 10) 272d73a8a1bSStefano Babic #define CONFIG_SYS_NO_FLASH 273d73a8a1bSStefano Babic #endif 274d73a8a1bSStefano Babic 2753d248d37SBen Gardiner /* 27689b765c7SSudhakar Rajashekhara * U-Boot general configuration 27789b765c7SSudhakar Rajashekhara */ 278cf2c24e3SNagabhushana Netagunte #define CONFIG_MISC_INIT_R 279ae5c77ddSChristian Riesch #define CONFIG_BOARD_EARLY_INIT_F 28089b765c7SSudhakar Rajashekhara #define CONFIG_BOOTFILE "uImage" /* Boot file name */ 281ac935e56SNagabhushana Netagunte #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */ 28289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 28389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 28489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 28589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ 28689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) 28789b765c7SSudhakar Rajashekhara #define CONFIG_VERSION_VARIABLE 28889b765c7SSudhakar Rajashekhara #define CONFIG_AUTO_COMPLETE 28989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HUSH_PARSER 29089b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_EDITING 29189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LONGHELP 29289b765c7SSudhakar Rajashekhara #define CONFIG_CRC32_VERIFY 29389b765c7SSudhakar Rajashekhara #define CONFIG_MX_CYCLIC 29489b765c7SSudhakar Rajashekhara 29589b765c7SSudhakar Rajashekhara /* 29689b765c7SSudhakar Rajashekhara * Linux Information 29789b765c7SSudhakar Rajashekhara */ 29859e0d611SBen Gardiner #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) 299cf2c24e3SNagabhushana Netagunte #define CONFIG_HWCONFIG /* enable hwconfig */ 30089b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_TAG 3014f6fc15bSSekhar Nori #define CONFIG_REVISION_TAG 30289b765c7SSudhakar Rajashekhara #define CONFIG_SETUP_MEMORY_TAGS 30389b765c7SSudhakar Rajashekhara #define CONFIG_BOOTARGS \ 30489b765c7SSudhakar Rajashekhara "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp" 30589b765c7SSudhakar Rajashekhara #define CONFIG_BOOTDELAY 3 306cf2c24e3SNagabhushana Netagunte #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes" 30789b765c7SSudhakar Rajashekhara 30889b765c7SSudhakar Rajashekhara /* 30989b765c7SSudhakar Rajashekhara * U-Boot commands 31089b765c7SSudhakar Rajashekhara */ 31189b765c7SSudhakar Rajashekhara #include <config_cmd_default.h> 31289b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ENV 31389b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ASKENV 31489b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DHCP 31589b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DIAG 31689b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MII 31789b765c7SSudhakar Rajashekhara #define CONFIG_CMD_PING 31889b765c7SSudhakar Rajashekhara #define CONFIG_CMD_SAVES 31989b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MEMORY 32089b765c7SSudhakar Rajashekhara 3218f5d4687SHadli, Manjunath #ifdef CONFIG_CMD_BDI 3228f5d4687SHadli, Manjunath #define CONFIG_CLOCKS 3238f5d4687SHadli, Manjunath #endif 3248f5d4687SHadli, Manjunath 32589b765c7SSudhakar Rajashekhara #ifndef CONFIG_DRIVER_TI_EMAC 32689b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_NET 32789b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_DHCP 32889b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_MII 32989b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_PING 33089b765c7SSudhakar Rajashekhara #endif 33189b765c7SSudhakar Rajashekhara 3326b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND 3336b2c6468SBen Gardiner #undef CONFIG_CMD_FLASH 3346b2c6468SBen Gardiner #undef CONFIG_CMD_IMLS 3356b2c6468SBen Gardiner #define CONFIG_CMD_NAND 336771d028aSBen Gardiner 337771d028aSBen Gardiner #define CONFIG_CMD_MTDPARTS 338771d028aSBen Gardiner #define CONFIG_MTD_DEVICE 339771d028aSBen Gardiner #define CONFIG_MTD_PARTITIONS 340771d028aSBen Gardiner #define CONFIG_LZO 341771d028aSBen Gardiner #define CONFIG_RBTREE 342771d028aSBen Gardiner #define CONFIG_CMD_UBI 343771d028aSBen Gardiner #define CONFIG_CMD_UBIFS 3446b2c6468SBen Gardiner #endif 3456b2c6468SBen Gardiner 346d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH 347d73a8a1bSStefano Babic #undef CONFIG_CMD_IMLS 348d73a8a1bSStefano Babic #undef CONFIG_CMD_FLASH 349d73a8a1bSStefano Babic #define CONFIG_CMD_SPI 350d73a8a1bSStefano Babic #define CONFIG_CMD_SF 351d73a8a1bSStefano Babic #define CONFIG_CMD_SAVEENV 352d73a8a1bSStefano Babic #endif 353d73a8a1bSStefano Babic 35489b765c7SSudhakar Rajashekhara #if !defined(CONFIG_USE_NAND) && \ 35589b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_NOR) && \ 35689b765c7SSudhakar Rajashekhara !defined(CONFIG_USE_SPIFLASH) 35789b765c7SSudhakar Rajashekhara #define CONFIG_ENV_IS_NOWHERE 35889b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NO_FLASH 35989b765c7SSudhakar Rajashekhara #define CONFIG_ENV_SIZE (16 << 10) 36089b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_IMLS 36189b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_ENV 36289b765c7SSudhakar Rajashekhara #endif 36389b765c7SSudhakar Rajashekhara 364ecc98ec1SLad, Prabhakar /* SD/MMC configuration */ 3654a5edda2SRajashekhara, Sudhakar #ifndef CONFIG_USE_NOR 366ecc98ec1SLad, Prabhakar #define CONFIG_MMC 367ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC_SD1 368ecc98ec1SLad, Prabhakar #define CONFIG_GENERIC_MMC 369ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC 3704a5edda2SRajashekhara, Sudhakar #endif 371ecc98ec1SLad, Prabhakar 372ecc98ec1SLad, Prabhakar /* 373ecc98ec1SLad, Prabhakar * Enable MMC commands only when 374ecc98ec1SLad, Prabhakar * MMC support is present 375ecc98ec1SLad, Prabhakar */ 376ecc98ec1SLad, Prabhakar #ifdef CONFIG_MMC 377ecc98ec1SLad, Prabhakar #define CONFIG_DOS_PARTITION 378ecc98ec1SLad, Prabhakar #define CONFIG_CMD_EXT2 379ecc98ec1SLad, Prabhakar #define CONFIG_CMD_FAT 380ecc98ec1SLad, Prabhakar #define CONFIG_CMD_MMC 381ecc98ec1SLad, Prabhakar #endif 382ecc98ec1SLad, Prabhakar 38363777665SLad, Prabhakar #ifndef CONFIG_DIRECT_NOR_BOOT 3843d2c8e6cSChristian Riesch /* defines for SPL */ 3853d2c8e6cSChristian Riesch #define CONFIG_SPL 3863f7f2414STom Rini #define CONFIG_SPL_FRAMEWORK 3873f7f2414STom Rini #define CONFIG_SPL_BOARD_INIT 3883f7f2414STom Rini #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ 3893f7f2414STom Rini CONFIG_SYS_MALLOC_LEN) 3903f7f2414STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN 3913f7f2414STom Rini #define CONFIG_SPL_SPI_SUPPORT 3923f7f2414STom Rini #define CONFIG_SPL_SPI_FLASH_SUPPORT 3933f7f2414STom Rini #define CONFIG_SPL_SPI_LOAD 3943f7f2414STom Rini #define CONFIG_SPL_SPI_BUS 0 3953f7f2414STom Rini #define CONFIG_SPL_SPI_CS 0 3963d2c8e6cSChristian Riesch #define CONFIG_SPL_SERIAL_SUPPORT 3973d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBCOMMON_SUPPORT 3983d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBGENERIC_SUPPORT 3996b873dcaSSughosh Ganu #define CONFIG_SPL_LDSCRIPT "board/$(BOARDDIR)/u-boot-spl-da850evm.lds" 4003d2c8e6cSChristian Riesch #define CONFIG_SPL_STACK 0x8001ff00 4013d2c8e6cSChristian Riesch #define CONFIG_SPL_TEXT_BASE 0x80000000 402b7b5f1a1SAlbert ARIBAUD #define CONFIG_SPL_MAX_FOOTPRINT 32768 40363777665SLad, Prabhakar #endif 4040d986e61SLad, Prabhakar 4050d986e61SLad, Prabhakar /* Load U-Boot Image From MMC */ 4060d986e61SLad, Prabhakar #ifdef CONFIG_SPL_MMC_LOAD 4070d986e61SLad, Prabhakar #define CONFIG_SPL_MMC_SUPPORT 4080d986e61SLad, Prabhakar #define CONFIG_SPL_LIBDISK_SUPPORT 4093f7f2414STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x75 4103f7f2414STom Rini #undef CONFIG_SPL_SPI_SUPPORT 4110d986e61SLad, Prabhakar #undef CONFIG_SPL_SPI_LOAD 4120d986e61SLad, Prabhakar #endif 4130d986e61SLad, Prabhakar 414ab86f72cSHeiko Schocher /* additions for new relocation code, must added to all boards */ 415ab86f72cSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE 0xc0000000 41663777665SLad, Prabhakar 41763777665SLad, Prabhakar #ifdef CONFIG_DIRECT_NOR_BOOT 41863777665SLad, Prabhakar #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00 41963777665SLad, Prabhakar #else 420ab86f72cSHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ 42125ddd1fbSWolfgang Denk GENERATED_GBL_DATA_SIZE) 42263777665SLad, Prabhakar #endif /* CONFIG_DIRECT_NOR_BOOT */ 42389b765c7SSudhakar Rajashekhara #endif /* __CONFIG_H */ 424