xref: /rk3399_rockchip-uboot/include/configs/da850evm.h (revision 0d986e61e26280c93b7e261c98b1f606bb9ddc5a)
189b765c7SSudhakar Rajashekhara /*
289b765c7SSudhakar Rajashekhara  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
389b765c7SSudhakar Rajashekhara  *
489b765c7SSudhakar Rajashekhara  * Based on davinci_dvevm.h. Original Copyrights follow:
589b765c7SSudhakar Rajashekhara  *
689b765c7SSudhakar Rajashekhara  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
789b765c7SSudhakar Rajashekhara  *
889b765c7SSudhakar Rajashekhara  * This program is free software; you can redistribute it and/or modify
989b765c7SSudhakar Rajashekhara  * it under the terms of the GNU General Public License as published by
1089b765c7SSudhakar Rajashekhara  * the Free Software Foundation; either version 2 of the License, or
1189b765c7SSudhakar Rajashekhara  * (at your option) any later version.
1289b765c7SSudhakar Rajashekhara  *
1389b765c7SSudhakar Rajashekhara  * This program is distributed in the hope that it will be useful,
1489b765c7SSudhakar Rajashekhara  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1589b765c7SSudhakar Rajashekhara  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1689b765c7SSudhakar Rajashekhara  * GNU General Public License for more details.
1789b765c7SSudhakar Rajashekhara  *
1889b765c7SSudhakar Rajashekhara  * You should have received a copy of the GNU General Public License
1989b765c7SSudhakar Rajashekhara  * along with this program; if not, write to the Free Software
2089b765c7SSudhakar Rajashekhara  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
2189b765c7SSudhakar Rajashekhara  */
2289b765c7SSudhakar Rajashekhara 
2389b765c7SSudhakar Rajashekhara #ifndef __CONFIG_H
2489b765c7SSudhakar Rajashekhara #define __CONFIG_H
2589b765c7SSudhakar Rajashekhara 
2689b765c7SSudhakar Rajashekhara /*
2789b765c7SSudhakar Rajashekhara  * Board
2889b765c7SSudhakar Rajashekhara  */
293d248d37SBen Gardiner #define CONFIG_DRIVER_TI_EMAC
30d73a8a1bSStefano Babic #define CONFIG_USE_SPIFLASH
3189b765c7SSudhakar Rajashekhara 
321506b0a8SNagabhushana Netagunte 
3389b765c7SSudhakar Rajashekhara /*
3489b765c7SSudhakar Rajashekhara  * SoC Configuration
3589b765c7SSudhakar Rajashekhara  */
3689b765c7SSudhakar Rajashekhara #define CONFIG_MACH_DAVINCI_DA850_EVM
3789b765c7SSudhakar Rajashekhara #define CONFIG_ARM926EJS		/* arm926ejs CPU core */
3889b765c7SSudhakar Rajashekhara #define CONFIG_SOC_DA8XX		/* TI DA8xx SoC */
3952b0f877SChristian Riesch #define CONFIG_SOC_DA850		/* TI DA850 SoC */
40b67d8816SChristian Riesch #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
4189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CLK_FREQ		clk_get(DAVINCI_ARM_CLKID)
4289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_OSCIN_FREQ		24000000
4389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_TIMERBASE		DAVINCI_TIMER0_BASE
4489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ_CLOCK		clk_get(DAVINCI_AUXCLK_CLKID)
4589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HZ			1000
46f760d14aSSughosh Ganu #define CONFIG_SYS_TEXT_BASE		0xc1080000
476b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_PLL_INIT
486b873dcaSSughosh Ganu #define CONFIG_SYS_DA850_DDR_INIT
4989b765c7SSudhakar Rajashekhara 
5089b765c7SSudhakar Rajashekhara /*
5189b765c7SSudhakar Rajashekhara  * Memory Info
5289b765c7SSudhakar Rajashekhara  */
5389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MALLOC_LEN	(0x10000 + 1*1024*1024) /* malloc() len */
5489b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1		DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
5589b765c7SSudhakar Rajashekhara #define PHYS_SDRAM_1_SIZE	(64 << 20) /* SDRAM size 64MB */
5697003756SBen Gardiner #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
5789b765c7SSudhakar Rajashekhara 
5889b765c7SSudhakar Rajashekhara /* memtest start addr */
5989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_START	(PHYS_SDRAM_1 + 0x2000000)
6089b765c7SSudhakar Rajashekhara 
6189b765c7SSudhakar Rajashekhara /* memtest will be run on 16MB */
6289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MEMTEST_END 	(PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
6389b765c7SSudhakar Rajashekhara 
6489b765c7SSudhakar Rajashekhara #define CONFIG_NR_DRAM_BANKS	1 /* we have 1 bank of DRAM */
6589b765c7SSudhakar Rajashekhara #define CONFIG_STACKSIZE	(256*1024) /* regular stack */
6689b765c7SSudhakar Rajashekhara 
673d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (	\
683d2c8e6cSChristian Riesch 	DAVINCI_SYSCFG_SUSPSRC_TIMER0 |		\
693d2c8e6cSChristian Riesch 	DAVINCI_SYSCFG_SUSPSRC_SPI1 |		\
703d2c8e6cSChristian Riesch 	DAVINCI_SYSCFG_SUSPSRC_UART2 |		\
713d2c8e6cSChristian Riesch 	DAVINCI_SYSCFG_SUSPSRC_EMAC |		\
723d2c8e6cSChristian Riesch 	DAVINCI_SYSCFG_SUSPSRC_I2C)
733d2c8e6cSChristian Riesch 
743d2c8e6cSChristian Riesch /*
753d2c8e6cSChristian Riesch  * PLL configuration
763d2c8e6cSChristian Riesch  */
773d2c8e6cSChristian Riesch #define CONFIG_SYS_DV_CLKMODE          0
783d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_POSTDIV  1
793d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV1  0x8000
803d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV2  0x8001
813d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV3  0x8002
823d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV4  0x8003
833d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV5  0x8002
843d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV6  CONFIG_SYS_DA850_PLL0_PLLDIV1
853d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLDIV7  0x8005
863d2c8e6cSChristian Riesch 
873d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_POSTDIV  1
883d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV1  0x8000
893d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV2  0x8001
903d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLDIV3  0x8002
913d2c8e6cSChristian Riesch 
923d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL0_PLLM     24
933d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_PLL1_PLLM     21
943d2c8e6cSChristian Riesch 
953d2c8e6cSChristian Riesch /*
963d2c8e6cSChristian Riesch  * DDR2 memory configuration
973d2c8e6cSChristian Riesch  */
983d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
993d2c8e6cSChristian Riesch 					DV_DDR_PHY_EXT_STRBEN | \
1003d2c8e6cSChristian Riesch 					(0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
1013d2c8e6cSChristian Riesch 
1023d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR (		\
1033d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |	\
1043d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDCR_DDREN_SHIFT) |	\
1053d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |	\
1063d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |	\
1073d2c8e6cSChristian Riesch 	(0x3 << DV_DDR_SDCR_CL_SHIFT) |		\
1083d2c8e6cSChristian Riesch 	(0x2 << DV_DDR_SDCR_IBANK_SHIFT) |	\
1093d2c8e6cSChristian Riesch 	(0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
1103d2c8e6cSChristian Riesch 
1113d2c8e6cSChristian Riesch /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
1123d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
1133d2c8e6cSChristian Riesch 
1143d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR (		\
1153d2c8e6cSChristian Riesch 	(14 << DV_DDR_SDTMR1_RFC_SHIFT) |	\
1163d2c8e6cSChristian Riesch 	(2 << DV_DDR_SDTMR1_RP_SHIFT) |		\
1173d2c8e6cSChristian Riesch 	(2 << DV_DDR_SDTMR1_RCD_SHIFT) |	\
1183d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDTMR1_WR_SHIFT) |		\
1193d2c8e6cSChristian Riesch 	(5 << DV_DDR_SDTMR1_RAS_SHIFT) |	\
1203d2c8e6cSChristian Riesch 	(8 << DV_DDR_SDTMR1_RC_SHIFT) |		\
1213d2c8e6cSChristian Riesch 	(1 << DV_DDR_SDTMR1_RRD_SHIFT) |	\
1223d2c8e6cSChristian Riesch 	(0 << DV_DDR_SDTMR1_WTR_SHIFT))
1233d2c8e6cSChristian Riesch 
1243d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (		\
1253d2c8e6cSChristian Riesch 	(7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |	\
1263d2c8e6cSChristian Riesch 	(0 << DV_DDR_SDTMR2_XP_SHIFT) |		\
1273d2c8e6cSChristian Riesch 	(0 << DV_DDR_SDTMR2_ODT_SHIFT) |	\
1283d2c8e6cSChristian Riesch 	(17 << DV_DDR_SDTMR2_XSNR_SHIFT) |	\
1293d2c8e6cSChristian Riesch 	(199 << DV_DDR_SDTMR2_XSRD_SHIFT) |	\
1303d2c8e6cSChristian Riesch 	(0 << DV_DDR_SDTMR2_RTP_SHIFT) |	\
1313d2c8e6cSChristian Riesch 	(0 << DV_DDR_SDTMR2_CKE_SHIFT))
1323d2c8e6cSChristian Riesch 
1333d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
1343d2c8e6cSChristian Riesch #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
1353d2c8e6cSChristian Riesch 
13689b765c7SSudhakar Rajashekhara /*
13789b765c7SSudhakar Rajashekhara  * Serial Driver info
13889b765c7SSudhakar Rajashekhara  */
13989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550
14089b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_SERIAL
14189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_REG_SIZE	-4	/* NS16550 register size */
14289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_COM1	DAVINCI_UART2_BASE /* Base address of UART2 */
14389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NS16550_CLK	clk_get(DAVINCI_UART2_CLKID)
14489b765c7SSudhakar Rajashekhara #define CONFIG_CONS_INDEX	1		/* use UART0 for console */
14589b765c7SSudhakar Rajashekhara #define CONFIG_BAUDRATE		115200		/* Default baud rate */
14689b765c7SSudhakar Rajashekhara 
147d73a8a1bSStefano Babic #define CONFIG_SPI
148d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH
149d73a8a1bSStefano Babic #define CONFIG_SPI_FLASH_STMICRO
1508cf47399SManjunathappa, Prakash #define CONFIG_SPI_FLASH_WINBOND
151d73a8a1bSStefano Babic #define CONFIG_DAVINCI_SPI
152d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_BASE		DAVINCI_SPI1_BASE
153d73a8a1bSStefano Babic #define CONFIG_SYS_SPI_CLK		clk_get(DAVINCI_SPI1_CLKID)
154d73a8a1bSStefano Babic #define CONFIG_SF_DEFAULT_SPEED		30000000
155d73a8a1bSStefano Babic #define CONFIG_ENV_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
156d73a8a1bSStefano Babic 
15742612104SLad, Prabhakar #ifdef CONFIG_USE_SPIFLASH
15842612104SLad, Prabhakar #define CONFIG_SPL_SPI_SUPPORT
15942612104SLad, Prabhakar #define CONFIG_SPL_SPI_FLASH_SUPPORT
16042612104SLad, Prabhakar #define CONFIG_SPL_SPI_LOAD
16142612104SLad, Prabhakar #define CONFIG_SPL_SPI_BUS 0
16242612104SLad, Prabhakar #define CONFIG_SPL_SPI_CS 0
16342612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x8000
16442612104SLad, Prabhakar #define CONFIG_SYS_SPI_U_BOOT_SIZE	0x30000
16542612104SLad, Prabhakar #endif
16642612104SLad, Prabhakar 
16789b765c7SSudhakar Rajashekhara /*
16889b765c7SSudhakar Rajashekhara  * I2C Configuration
16989b765c7SSudhakar Rajashekhara  */
17089b765c7SSudhakar Rajashekhara #define CONFIG_HARD_I2C
17189b765c7SSudhakar Rajashekhara #define CONFIG_DRIVER_DAVINCI_I2C
17289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SPEED		25000
17389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_I2C_SLAVE		10 /* Bogus, master-only in U-Boot */
174d2607401SSudhakar Rajashekhara #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
17589b765c7SSudhakar Rajashekhara 
17689b765c7SSudhakar Rajashekhara /*
1776b2c6468SBen Gardiner  * Flash & Environment
1786b2c6468SBen Gardiner  */
1796b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND
1806b2c6468SBen Gardiner #undef CONFIG_ENV_IS_IN_FLASH
1816b2c6468SBen Gardiner #define CONFIG_NAND_DAVINCI
1826b2c6468SBen Gardiner #define CONFIG_SYS_NO_FLASH
1836b2c6468SBen Gardiner #define CONFIG_ENV_IS_IN_NAND		/* U-Boot env in NAND Flash  */
1846b2c6468SBen Gardiner #define CONFIG_ENV_OFFSET		0x0 /* Block 0--not used by bootcode */
1856b2c6468SBen Gardiner #define CONFIG_ENV_SIZE			(128 << 10)
1866b2c6468SBen Gardiner #define	CONFIG_SYS_NAND_USE_FLASH_BBT
1876b2c6468SBen Gardiner #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
1886b2c6468SBen Gardiner #define	CONFIG_SYS_NAND_PAGE_2K
1896b2c6468SBen Gardiner #define CONFIG_SYS_NAND_CS		3
1906b2c6468SBen Gardiner #define CONFIG_SYS_NAND_BASE		DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
1916b2c6468SBen Gardiner #define CONFIG_SYS_CLE_MASK		0x10
1926b2c6468SBen Gardiner #define CONFIG_SYS_ALE_MASK		0x8
1936b2c6468SBen Gardiner #undef CONFIG_SYS_NAND_HW_ECC
1946b2c6468SBen Gardiner #define CONFIG_SYS_MAX_NAND_DEVICE	1 /* Max number of NAND devices */
1956b2c6468SBen Gardiner #endif
1966b2c6468SBen Gardiner 
1976b2c6468SBen Gardiner /*
1983d248d37SBen Gardiner  * Network & Ethernet Configuration
1993d248d37SBen Gardiner  */
2003d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
2013d248d37SBen Gardiner #define CONFIG_MII
2023d248d37SBen Gardiner #define CONFIG_BOOTP_DEFAULT
2033d248d37SBen Gardiner #define CONFIG_BOOTP_DNS
2043d248d37SBen Gardiner #define CONFIG_BOOTP_DNS2
2053d248d37SBen Gardiner #define CONFIG_BOOTP_SEND_HOSTNAME
2063d248d37SBen Gardiner #define CONFIG_NET_RETRY_COUNT	10
2073d248d37SBen Gardiner #endif
2083d248d37SBen Gardiner 
2091506b0a8SNagabhushana Netagunte #ifdef CONFIG_USE_NOR
2101506b0a8SNagabhushana Netagunte #define CONFIG_ENV_IS_IN_FLASH
2111506b0a8SNagabhushana Netagunte #define CONFIG_FLASH_CFI_DRIVER
2121506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_CFI
2131506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_PROTECTION
2141506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* max number of flash banks */
2151506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_SECT_SZ	(128 << 10) /* 128KB */
2161506b0a8SNagabhushana Netagunte #define CONFIG_ENV_OFFSET		(CONFIG_SYS_FLASH_SECT_SZ * 3)
2171506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SIZE			(10 << 10) /* 10KB */
2181506b0a8SNagabhushana Netagunte #define CONFIG_SYS_FLASH_BASE		DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
2191506b0a8SNagabhushana Netagunte #define PHYS_FLASH_SIZE			(8 << 20) /* Flash size 8MB */
2201506b0a8SNagabhushana Netagunte #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
2211506b0a8SNagabhushana Netagunte 	       + 3)
2221506b0a8SNagabhushana Netagunte #define CONFIG_ENV_SECT_SIZE		CONFIG_SYS_FLASH_SECT_SZ
2231506b0a8SNagabhushana Netagunte #endif
2241506b0a8SNagabhushana Netagunte 
225d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH
226d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_FLASH
227d73a8a1bSStefano Babic #undef CONFIG_ENV_IS_IN_NAND
228d73a8a1bSStefano Babic #define CONFIG_ENV_IS_IN_SPI_FLASH
229d73a8a1bSStefano Babic #define CONFIG_ENV_SIZE			(64 << 10)
230d73a8a1bSStefano Babic #define CONFIG_ENV_OFFSET		(256 << 10)
231d73a8a1bSStefano Babic #define CONFIG_ENV_SECT_SIZE		(64 << 10)
232d73a8a1bSStefano Babic #define CONFIG_SYS_NO_FLASH
233d73a8a1bSStefano Babic #endif
234d73a8a1bSStefano Babic 
2353d248d37SBen Gardiner /*
23689b765c7SSudhakar Rajashekhara  * U-Boot general configuration
23789b765c7SSudhakar Rajashekhara  */
238cf2c24e3SNagabhushana Netagunte #define CONFIG_MISC_INIT_R
239ae5c77ddSChristian Riesch #define CONFIG_BOARD_EARLY_INIT_F
24089b765c7SSudhakar Rajashekhara #define CONFIG_BOOTFILE		"uImage" /* Boot file name */
241ac935e56SNagabhushana Netagunte #define CONFIG_SYS_PROMPT	"U-Boot > " /* Command Prompt */
24289b765c7SSudhakar Rajashekhara #define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size	*/
24389b765c7SSudhakar Rajashekhara #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
24489b765c7SSudhakar Rajashekhara #define CONFIG_SYS_MAXARGS	16 /* max number of command args */
24589b765c7SSudhakar Rajashekhara #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
24689b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LOAD_ADDR	(PHYS_SDRAM_1 + 0x700000)
24789b765c7SSudhakar Rajashekhara #define CONFIG_VERSION_VARIABLE
24889b765c7SSudhakar Rajashekhara #define CONFIG_AUTO_COMPLETE
24989b765c7SSudhakar Rajashekhara #define CONFIG_SYS_HUSH_PARSER
25089b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_EDITING
25189b765c7SSudhakar Rajashekhara #define CONFIG_SYS_LONGHELP
25289b765c7SSudhakar Rajashekhara #define CONFIG_CRC32_VERIFY
25389b765c7SSudhakar Rajashekhara #define CONFIG_MX_CYCLIC
25489b765c7SSudhakar Rajashekhara 
25589b765c7SSudhakar Rajashekhara /*
25689b765c7SSudhakar Rajashekhara  * Linux Information
25789b765c7SSudhakar Rajashekhara  */
25859e0d611SBen Gardiner #define LINUX_BOOT_PARAM_ADDR	(PHYS_SDRAM_1 + 0x100)
259cf2c24e3SNagabhushana Netagunte #define CONFIG_HWCONFIG		/* enable hwconfig */
26089b765c7SSudhakar Rajashekhara #define CONFIG_CMDLINE_TAG
2614f6fc15bSSekhar Nori #define CONFIG_REVISION_TAG
26289b765c7SSudhakar Rajashekhara #define CONFIG_SETUP_MEMORY_TAGS
26389b765c7SSudhakar Rajashekhara #define CONFIG_BOOTARGS		\
26489b765c7SSudhakar Rajashekhara 	"mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
26589b765c7SSudhakar Rajashekhara #define CONFIG_BOOTDELAY	3
266cf2c24e3SNagabhushana Netagunte #define CONFIG_EXTRA_ENV_SETTINGS	"hwconfig=dsp:wake=yes"
26789b765c7SSudhakar Rajashekhara 
26889b765c7SSudhakar Rajashekhara /*
26989b765c7SSudhakar Rajashekhara  * U-Boot commands
27089b765c7SSudhakar Rajashekhara  */
27189b765c7SSudhakar Rajashekhara #include <config_cmd_default.h>
27289b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ENV
27389b765c7SSudhakar Rajashekhara #define CONFIG_CMD_ASKENV
27489b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DHCP
27589b765c7SSudhakar Rajashekhara #define CONFIG_CMD_DIAG
27689b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MII
27789b765c7SSudhakar Rajashekhara #define CONFIG_CMD_PING
27889b765c7SSudhakar Rajashekhara #define CONFIG_CMD_SAVES
27989b765c7SSudhakar Rajashekhara #define CONFIG_CMD_MEMORY
28089b765c7SSudhakar Rajashekhara 
2818f5d4687SHadli, Manjunath #ifdef CONFIG_CMD_BDI
2828f5d4687SHadli, Manjunath #define CONFIG_CLOCKS
2838f5d4687SHadli, Manjunath #endif
2848f5d4687SHadli, Manjunath 
28589b765c7SSudhakar Rajashekhara #ifndef CONFIG_DRIVER_TI_EMAC
28689b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_NET
28789b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_DHCP
28889b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_MII
28989b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_PING
29089b765c7SSudhakar Rajashekhara #endif
29189b765c7SSudhakar Rajashekhara 
2926b2c6468SBen Gardiner #ifdef CONFIG_USE_NAND
2936b2c6468SBen Gardiner #undef CONFIG_CMD_FLASH
2946b2c6468SBen Gardiner #undef CONFIG_CMD_IMLS
2956b2c6468SBen Gardiner #define CONFIG_CMD_NAND
296771d028aSBen Gardiner 
297771d028aSBen Gardiner #define CONFIG_CMD_MTDPARTS
298771d028aSBen Gardiner #define CONFIG_MTD_DEVICE
299771d028aSBen Gardiner #define CONFIG_MTD_PARTITIONS
300771d028aSBen Gardiner #define CONFIG_LZO
301771d028aSBen Gardiner #define CONFIG_RBTREE
302771d028aSBen Gardiner #define CONFIG_CMD_UBI
303771d028aSBen Gardiner #define CONFIG_CMD_UBIFS
3046b2c6468SBen Gardiner #endif
3056b2c6468SBen Gardiner 
306d73a8a1bSStefano Babic #ifdef CONFIG_USE_SPIFLASH
307d73a8a1bSStefano Babic #undef CONFIG_CMD_IMLS
308d73a8a1bSStefano Babic #undef CONFIG_CMD_FLASH
309d73a8a1bSStefano Babic #define CONFIG_CMD_SPI
310d73a8a1bSStefano Babic #define CONFIG_CMD_SF
311d73a8a1bSStefano Babic #define CONFIG_CMD_SAVEENV
312d73a8a1bSStefano Babic #endif
313d73a8a1bSStefano Babic 
31489b765c7SSudhakar Rajashekhara #if !defined(CONFIG_USE_NAND) && \
31589b765c7SSudhakar Rajashekhara 	!defined(CONFIG_USE_NOR) && \
31689b765c7SSudhakar Rajashekhara 	!defined(CONFIG_USE_SPIFLASH)
31789b765c7SSudhakar Rajashekhara #define CONFIG_ENV_IS_NOWHERE
31889b765c7SSudhakar Rajashekhara #define CONFIG_SYS_NO_FLASH
31989b765c7SSudhakar Rajashekhara #define CONFIG_ENV_SIZE		(16 << 10)
32089b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_IMLS
32189b765c7SSudhakar Rajashekhara #undef CONFIG_CMD_ENV
32289b765c7SSudhakar Rajashekhara #endif
32389b765c7SSudhakar Rajashekhara 
324ecc98ec1SLad, Prabhakar /* SD/MMC configuration */
3254a5edda2SRajashekhara, Sudhakar #ifndef CONFIG_USE_NOR
326ecc98ec1SLad, Prabhakar #define CONFIG_MMC
327ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC_SD1
328ecc98ec1SLad, Prabhakar #define CONFIG_GENERIC_MMC
329ecc98ec1SLad, Prabhakar #define CONFIG_DAVINCI_MMC
3304a5edda2SRajashekhara, Sudhakar #endif
331ecc98ec1SLad, Prabhakar 
332ecc98ec1SLad, Prabhakar /*
333ecc98ec1SLad, Prabhakar  * Enable MMC commands only when
334ecc98ec1SLad, Prabhakar  * MMC support is present
335ecc98ec1SLad, Prabhakar  */
336ecc98ec1SLad, Prabhakar #ifdef CONFIG_MMC
337ecc98ec1SLad, Prabhakar #define CONFIG_DOS_PARTITION
338ecc98ec1SLad, Prabhakar #define CONFIG_CMD_EXT2
339ecc98ec1SLad, Prabhakar #define CONFIG_CMD_FAT
340ecc98ec1SLad, Prabhakar #define CONFIG_CMD_MMC
341ecc98ec1SLad, Prabhakar #endif
342ecc98ec1SLad, Prabhakar 
3433d2c8e6cSChristian Riesch /* defines for SPL */
3443d2c8e6cSChristian Riesch #define CONFIG_SPL
3453d2c8e6cSChristian Riesch #define CONFIG_SPL_SERIAL_SUPPORT
3463d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBCOMMON_SUPPORT
3473d2c8e6cSChristian Riesch #define CONFIG_SPL_LIBGENERIC_SUPPORT
3486b873dcaSSughosh Ganu #define CONFIG_SPL_LDSCRIPT	"board/$(BOARDDIR)/u-boot-spl-da850evm.lds"
3493d2c8e6cSChristian Riesch #define CONFIG_SPL_STACK	0x8001ff00
3503d2c8e6cSChristian Riesch #define CONFIG_SPL_TEXT_BASE	0x80000000
3513d2c8e6cSChristian Riesch #define CONFIG_SPL_MAX_SIZE	32768
3523d2c8e6cSChristian Riesch 
353*0d986e61SLad, Prabhakar 
354*0d986e61SLad, Prabhakar /* Load U-Boot Image From MMC */
355*0d986e61SLad, Prabhakar #ifdef CONFIG_SPL_MMC_LOAD
356*0d986e61SLad, Prabhakar #define CONFIG_SPL_MMC_SUPPORT
357*0d986e61SLad, Prabhakar #define CONFIG_SPL_FAT_SUPPORT
358*0d986e61SLad, Prabhakar #define CONFIG_SPL_LIBDISK_SUPPORT
359*0d986e61SLad, Prabhakar #define CONFIG_SYS_MMC_U_BOOT_OFFS	0x75
360*0d986e61SLad, Prabhakar #define CONFIG_SYS_MMC_U_BOOT_SIZE	0x30000
361*0d986e61SLad, Prabhakar #undef CONFIG_SPL_SPI_LOAD
362*0d986e61SLad, Prabhakar #endif
363*0d986e61SLad, Prabhakar 
364ab86f72cSHeiko Schocher /* additions for new relocation code, must added to all boards */
365ab86f72cSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		0xc0000000
366ab86f72cSHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
36725ddd1fbSWolfgang Denk 					GENERATED_GBL_DATA_SIZE)
36889b765c7SSudhakar Rajashekhara #endif /* __CONFIG_H */
369