xref: /rk3399_rockchip-uboot/include/configs/cyrus.h (revision cefe11cdb2a0d1fe0daf90408d3c49e627ef39a7)
187e29878SAndy Fleming /*
287e29878SAndy Fleming  * Based on corenet_ds.h
387e29878SAndy Fleming  *
487e29878SAndy Fleming  * SPDX-License-Identifier:	GPL-2.0+
587e29878SAndy Fleming  */
687e29878SAndy Fleming 
787e29878SAndy Fleming #ifndef __CONFIG_H
887e29878SAndy Fleming #define __CONFIG_H
987e29878SAndy Fleming 
1087e29878SAndy Fleming #define CONFIG_CYRUS
1187e29878SAndy Fleming 
12*cefe11cdSYork Sun #if !defined(CONFIG_ARCH_P5020) && !defined(CONFIG_PPC_P5040)
1387e29878SAndy Fleming #error Must call Cyrus CONFIG with a specific CPU enabled.
1487e29878SAndy Fleming #endif
1587e29878SAndy Fleming 
1687e29878SAndy Fleming #define CONFIG_MMC
1787e29878SAndy Fleming #define CONFIG_SDCARD
1887e29878SAndy Fleming #define CONFIG_FSL_SATA_V2
1987e29878SAndy Fleming #define CONFIG_PCIE3
2087e29878SAndy Fleming #define CONFIG_PCIE4
21*cefe11cdSYork Sun #ifdef CONFIG_ARCH_P5020
2287e29878SAndy Fleming #define CONFIG_SYS_FSL_RAID_ENGINE
2387e29878SAndy Fleming #define CONFIG_SYS_DPAA_RMAN
2487e29878SAndy Fleming #endif
2587e29878SAndy Fleming #define CONFIG_SYS_DPAA_PME
2687e29878SAndy Fleming 
2787e29878SAndy Fleming /*
2887e29878SAndy Fleming  * Corenet DS style board configuration file
2987e29878SAndy Fleming  */
3087e29878SAndy Fleming #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
3187e29878SAndy Fleming #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
3287e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
33*cefe11cdSYork Sun #if defined(CONFIG_ARCH_P5020)
3487e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 133000000
3587e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
3687e29878SAndy Fleming #elif defined(CONFIG_PPC_P5040)
3787e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 100000000
3887e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
3987e29878SAndy Fleming #endif
4087e29878SAndy Fleming 
4187e29878SAndy Fleming /* High Level Configuration Options */
4287e29878SAndy Fleming #define CONFIG_BOOKE
4387e29878SAndy Fleming #define CONFIG_E500			/* BOOKE e500 family */
4487e29878SAndy Fleming #define CONFIG_E500MC			/* BOOKE e500mc family */
4587e29878SAndy Fleming #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
4687e29878SAndy Fleming #define CONFIG_MP			/* support multiple processors */
4787e29878SAndy Fleming 
4887e29878SAndy Fleming #define CONFIG_SYS_MMC_MAX_DEVICE     1
4987e29878SAndy Fleming 
5087e29878SAndy Fleming #ifndef CONFIG_SYS_TEXT_BASE
5187e29878SAndy Fleming #define CONFIG_SYS_TEXT_BASE	0xeff40000
5287e29878SAndy Fleming #endif
5387e29878SAndy Fleming 
5487e29878SAndy Fleming #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
5587e29878SAndy Fleming #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
5687e29878SAndy Fleming #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
57b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
58b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
5987e29878SAndy Fleming #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
6087e29878SAndy Fleming #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
6187e29878SAndy Fleming 
6287e29878SAndy Fleming #define CONFIG_FSL_LAW			/* Use common FSL init code */
6387e29878SAndy Fleming 
6487e29878SAndy Fleming #define CONFIG_ENV_OVERWRITE
6587e29878SAndy Fleming 
6687e29878SAndy Fleming #define CONFIG_SYS_NO_FLASH
6787e29878SAndy Fleming 
6887e29878SAndy Fleming #if defined(CONFIG_SDCARD)
6987e29878SAndy Fleming #define CONFIG_SYS_EXTRA_ENV_RELOC
7087e29878SAndy Fleming #define CONFIG_ENV_IS_IN_MMC
7187e29878SAndy Fleming #define CONFIG_FSL_FIXED_MMC_LOCATION
7287e29878SAndy Fleming #define CONFIG_SYS_MMC_ENV_DEV          0
7387e29878SAndy Fleming #define CONFIG_ENV_SIZE			0x2000
7487e29878SAndy Fleming #define CONFIG_ENV_OFFSET		(512 * 1658)
7587e29878SAndy Fleming #endif
7687e29878SAndy Fleming 
7787e29878SAndy Fleming /*
7887e29878SAndy Fleming  * These can be toggled for performance analysis, otherwise use default.
7987e29878SAndy Fleming  */
8087e29878SAndy Fleming #define CONFIG_SYS_CACHE_STASHING
8187e29878SAndy Fleming #define CONFIG_BACKSIDE_L2_CACHE
8287e29878SAndy Fleming #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
8387e29878SAndy Fleming #define CONFIG_BTB			/* toggle branch predition */
8487e29878SAndy Fleming #define	CONFIG_DDR_ECC
8587e29878SAndy Fleming #ifdef CONFIG_DDR_ECC
8687e29878SAndy Fleming #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
8787e29878SAndy Fleming #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
8887e29878SAndy Fleming #endif
8987e29878SAndy Fleming 
9087e29878SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS
9187e29878SAndy Fleming 
9287e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
9387e29878SAndy Fleming #define CONFIG_ADDR_MAP
9487e29878SAndy Fleming #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
9587e29878SAndy Fleming #endif
9687e29878SAndy Fleming 
9787e29878SAndy Fleming /* test POST memory test */
9887e29878SAndy Fleming #undef CONFIG_POST
9987e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
10087e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_END		0x00400000
10187e29878SAndy Fleming #define CONFIG_SYS_ALT_MEMTEST
10287e29878SAndy Fleming #define CONFIG_PANIC_HANG	/* do not reset board on panic */
10387e29878SAndy Fleming 
10487e29878SAndy Fleming /*
10587e29878SAndy Fleming  *  Config the L3 Cache as L3 SRAM
10687e29878SAndy Fleming  */
10787e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
10887e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
10987e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
11087e29878SAndy Fleming #else
11187e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
11287e29878SAndy Fleming #endif
11387e29878SAndy Fleming #define CONFIG_SYS_L3_SIZE		(1024 << 10)
11487e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
11587e29878SAndy Fleming 
11687e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
11787e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR		0xf0000000
11887e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
11987e29878SAndy Fleming #endif
12087e29878SAndy Fleming 
12187e29878SAndy Fleming /*
12287e29878SAndy Fleming  * DDR Setup
12387e29878SAndy Fleming  */
12487e29878SAndy Fleming #define CONFIG_VERY_BIG_RAM
12587e29878SAndy Fleming #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
12687e29878SAndy Fleming #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
12787e29878SAndy Fleming 
12887e29878SAndy Fleming #define CONFIG_DIMM_SLOTS_PER_CTLR	1
12987e29878SAndy Fleming #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
13087e29878SAndy Fleming 
13187e29878SAndy Fleming #define CONFIG_DDR_SPD
13287e29878SAndy Fleming #define CONFIG_SYS_FSL_DDR3
13387e29878SAndy Fleming 
13487e29878SAndy Fleming #define CONFIG_SYS_SPD_BUS_NUM	1
13587e29878SAndy Fleming #define SPD_EEPROM_ADDRESS1	0x51
13687e29878SAndy Fleming #define SPD_EEPROM_ADDRESS2	0x52
13787e29878SAndy Fleming #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
13887e29878SAndy Fleming 
13987e29878SAndy Fleming /*
14087e29878SAndy Fleming  * Local Bus Definitions
14187e29878SAndy Fleming  */
14287e29878SAndy Fleming 
14387e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE		0xe0000000 /* Start of LBC Registers */
14487e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
14587e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	0xfe0000000ull
14687e29878SAndy Fleming #else
14787e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	CONFIG_SYS_LBC0_BASE
14887e29878SAndy Fleming #endif
14987e29878SAndy Fleming 
15087e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE		0xe1000000 /* Start of LBC Registers */
15187e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
15287e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	0xfe1000000ull
15387e29878SAndy Fleming #else
15487e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	CONFIG_SYS_LBC1_BASE
15587e29878SAndy Fleming #endif
15687e29878SAndy Fleming 
15787e29878SAndy Fleming /* Set the local bus clock 1/16 of platform clock */
15887e29878SAndy Fleming #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_16 | LCRR_EADC_1)
15987e29878SAndy Fleming 
16087e29878SAndy Fleming #define CONFIG_SYS_BR0_PRELIM \
16187e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
16287e29878SAndy Fleming #define CONFIG_SYS_BR1_PRELIM \
16387e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
16487e29878SAndy Fleming 
16587e29878SAndy Fleming #define CONFIG_SYS_OR0_PRELIM	0xfff00010
16687e29878SAndy Fleming #define CONFIG_SYS_OR1_PRELIM	0xfff00010
16787e29878SAndy Fleming 
16887e29878SAndy Fleming #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
16987e29878SAndy Fleming 
17087e29878SAndy Fleming #if defined(CONFIG_RAMBOOT_PBL)
17187e29878SAndy Fleming #define CONFIG_SYS_RAMBOOT
17287e29878SAndy Fleming #endif
17387e29878SAndy Fleming 
17487e29878SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F
17587e29878SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
17687e29878SAndy Fleming #define CONFIG_MISC_INIT_R
17787e29878SAndy Fleming 
17887e29878SAndy Fleming #define CONFIG_HWCONFIG
17987e29878SAndy Fleming 
18087e29878SAndy Fleming /* define to use L1 as initial stack */
18187e29878SAndy Fleming #define CONFIG_L1_INIT_RAM
18287e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_LOCK
18387e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
18487e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
18587e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
18687e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
18787e29878SAndy Fleming /* The assembler doesn't like typecast */
18887e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
18987e29878SAndy Fleming 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
19087e29878SAndy Fleming 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
19187e29878SAndy Fleming #else
19287e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
19387e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
19487e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
19587e29878SAndy Fleming #endif
19687e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
19787e29878SAndy Fleming 
19887e29878SAndy Fleming #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
19987e29878SAndy Fleming #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
20087e29878SAndy Fleming 
20187e29878SAndy Fleming #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
20287e29878SAndy Fleming #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
20387e29878SAndy Fleming 
20487e29878SAndy Fleming /* Serial Port - controlled on board with jumper J8
20587e29878SAndy Fleming  * open - index 2
20687e29878SAndy Fleming  * shorted - index 1
20787e29878SAndy Fleming  */
20887e29878SAndy Fleming #define CONFIG_CONS_INDEX	1
20987e29878SAndy Fleming #define CONFIG_SYS_NS16550_SERIAL
21087e29878SAndy Fleming #define CONFIG_SYS_NS16550_REG_SIZE	1
21187e29878SAndy Fleming #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
21287e29878SAndy Fleming 
21387e29878SAndy Fleming #define CONFIG_SYS_BAUDRATE_TABLE	\
21487e29878SAndy Fleming {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
21587e29878SAndy Fleming 
21687e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
21787e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
21887e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
21987e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
22087e29878SAndy Fleming 
22187e29878SAndy Fleming /* I2C */
22287e29878SAndy Fleming #define CONFIG_SYS_I2C
22387e29878SAndy Fleming #define CONFIG_SYS_I2C_FSL
22487e29878SAndy Fleming #define CONFIG_I2C_MULTI_BUS
22587e29878SAndy Fleming #define CONFIG_I2C_CMD_TREE
22687e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SPEED		400000	/* I2C speed and slave address */
22787e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SLAVE		0x7F
22887e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_OFFSET		0x118000
22987e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SPEED		400000	/* I2C speed and slave address */
23087e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SLAVE		0x7F
23187e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_OFFSET		0x118100
23287e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SPEED		400000	/* I2C speed and slave address */
23387e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SLAVE		0x7F
23487e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_OFFSET		0x119000
23587e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SPEED		400000	/* I2C speed and slave address */
23687e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SLAVE		0x7F
23787e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_OFFSET		0x119100
23887e29878SAndy Fleming 
23987e29878SAndy Fleming #define CONFIG_ID_EEPROM
24087e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_NXID
24187e29878SAndy Fleming #define CONFIG_SYS_EEPROM_BUS_NUM	0
24287e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
24387e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
24487e29878SAndy Fleming 
24587e29878SAndy Fleming #define CONFIG_SYS_I2C_GENERIC_MAC
24687e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_BUS 3
24787e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
24887e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
24987e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_BUS 0
25087e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
25187e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
25287e29878SAndy Fleming 
25387e29878SAndy Fleming #define CONFIG_CMD_DATE			1
25487e29878SAndy Fleming #define CONFIG_RTC_MCP79411		1
25587e29878SAndy Fleming #define CONFIG_SYS_RTC_BUS_NUM		3
25687e29878SAndy Fleming #define CONFIG_SYS_I2C_RTC_ADDR		0x6f
25787e29878SAndy Fleming 
25887e29878SAndy Fleming /*
25987e29878SAndy Fleming  * eSPI - Enhanced SPI
26087e29878SAndy Fleming  */
26187e29878SAndy Fleming 
26287e29878SAndy Fleming /*
26387e29878SAndy Fleming  * General PCI
26487e29878SAndy Fleming  * Memory space is mapped 1-1, but I/O space must start from 0.
26587e29878SAndy Fleming  */
26687e29878SAndy Fleming 
26787e29878SAndy Fleming /* controller 1, direct to uli, tgtid 3, Base address 20000 */
26887e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
26987e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
27087e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
27187e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
27287e29878SAndy Fleming #else
27387e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
27487e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
27587e29878SAndy Fleming #endif
27687e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
27787e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
27887e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
27987e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
28087e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
28187e29878SAndy Fleming #else
28287e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
28387e29878SAndy Fleming #endif
28487e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
28587e29878SAndy Fleming 
28687e29878SAndy Fleming /* controller 2, Slot 2, tgtid 2, Base address 201000 */
28787e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
28887e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
28987e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
29087e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
29187e29878SAndy Fleming #else
29287e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
29387e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
29487e29878SAndy Fleming #endif
29587e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
29687e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
29787e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
29887e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
29987e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
30087e29878SAndy Fleming #else
30187e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
30287e29878SAndy Fleming #endif
30387e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
30487e29878SAndy Fleming 
30587e29878SAndy Fleming /* controller 3, Slot 1, tgtid 1, Base address 202000 */
30687e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
30787e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
30887e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
30987e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
31087e29878SAndy Fleming #else
31187e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
31287e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
31387e29878SAndy Fleming #endif
31487e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
31587e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
31687e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
31787e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
31887e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
31987e29878SAndy Fleming #else
32087e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
32187e29878SAndy Fleming #endif
32287e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
32387e29878SAndy Fleming 
32487e29878SAndy Fleming /* controller 4, Base address 203000 */
32587e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
32687e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
32787e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
32887e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
32987e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
33087e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
33187e29878SAndy Fleming 
33287e29878SAndy Fleming /* Qman/Bman */
33387e29878SAndy Fleming #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
33487e29878SAndy Fleming #define CONFIG_SYS_BMAN_NUM_PORTALS	10
33587e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
33687e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
33787e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
33887e29878SAndy Fleming #else
33987e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
34087e29878SAndy Fleming #endif
34187e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
34287e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
34387e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
34487e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
34587e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
34687e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
34787e29878SAndy Fleming 					 CONFIG_SYS_BMAN_CENA_SIZE)
34887e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
34987e29878SAndy Fleming #define CONFIG_SYS_BMAN_SWP_ISDR_REG   0xE08
35087e29878SAndy Fleming #define CONFIG_SYS_QMAN_NUM_PORTALS	10
35187e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
35287e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
35387e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
35487e29878SAndy Fleming #else
35587e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
35687e29878SAndy Fleming #endif
35787e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
35887e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
35987e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
36087e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
36187e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
36287e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
36387e29878SAndy Fleming 					  CONFIG_SYS_QMAN_CENA_SIZE)
36487e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
36587e29878SAndy Fleming #define CONFIG_SYS_QMAN_SWP_ISDR_REG   0xE08
36687e29878SAndy Fleming 
36787e29878SAndy Fleming #define CONFIG_SYS_DPAA_FMAN
36887e29878SAndy Fleming /* Default address of microcode for the Linux Fman driver */
36987e29878SAndy Fleming /*
37087e29878SAndy Fleming  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
37187e29878SAndy Fleming  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
37287e29878SAndy Fleming  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
37387e29878SAndy Fleming  */
37487e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
37587e29878SAndy Fleming #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
37687e29878SAndy Fleming 
37787e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
37887e29878SAndy Fleming #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
37987e29878SAndy Fleming 
38087e29878SAndy Fleming #ifdef CONFIG_SYS_DPAA_FMAN
38187e29878SAndy Fleming #define CONFIG_FMAN_ENET
38287e29878SAndy Fleming #define CONFIG_PHY_MICREL
38387e29878SAndy Fleming #define CONFIG_PHY_MICREL_KSZ9021
38487e29878SAndy Fleming #endif
38587e29878SAndy Fleming 
38687e29878SAndy Fleming #ifdef CONFIG_PCI
38787e29878SAndy Fleming #define CONFIG_PCI_INDIRECT_BRIDGE
38887e29878SAndy Fleming #define CONFIG_NET_MULTI
38987e29878SAndy Fleming 
39087e29878SAndy Fleming #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
39187e29878SAndy Fleming #define CONFIG_DOS_PARTITION
39287e29878SAndy Fleming #endif	/* CONFIG_PCI */
39387e29878SAndy Fleming 
39487e29878SAndy Fleming /* SATA */
39587e29878SAndy Fleming #ifdef CONFIG_FSL_SATA_V2
39687e29878SAndy Fleming #define CONFIG_LIBATA
39787e29878SAndy Fleming #define CONFIG_FSL_SATA
39887e29878SAndy Fleming 
39987e29878SAndy Fleming #define CONFIG_SYS_SATA_MAX_DEVICE	2
40087e29878SAndy Fleming #define CONFIG_SATA1
40187e29878SAndy Fleming #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
40287e29878SAndy Fleming #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
40387e29878SAndy Fleming #define CONFIG_SATA2
40487e29878SAndy Fleming #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
40587e29878SAndy Fleming #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
40687e29878SAndy Fleming 
40787e29878SAndy Fleming #define CONFIG_LBA48
40887e29878SAndy Fleming #define CONFIG_CMD_SATA
40987e29878SAndy Fleming #define CONFIG_DOS_PARTITION
41087e29878SAndy Fleming #endif
41187e29878SAndy Fleming 
41287e29878SAndy Fleming #ifdef CONFIG_FMAN_ENET
41387e29878SAndy Fleming #define CONFIG_SYS_TBIPA_VALUE	8
41487e29878SAndy Fleming #define CONFIG_MII		/* MII PHY management */
41587e29878SAndy Fleming #define CONFIG_ETHPRIME		"FM1@DTSEC4"
41687e29878SAndy Fleming #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
41787e29878SAndy Fleming #endif
41887e29878SAndy Fleming 
41987e29878SAndy Fleming /*
42087e29878SAndy Fleming  * Environment
42187e29878SAndy Fleming  */
42287e29878SAndy Fleming #define CONFIG_LOADS_ECHO		/* echo on for serial download */
42387e29878SAndy Fleming #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
42487e29878SAndy Fleming 
42587e29878SAndy Fleming /*
42687e29878SAndy Fleming  * Command line configuration.
42787e29878SAndy Fleming  */
42887e29878SAndy Fleming #define CONFIG_CMD_ERRATA
42987e29878SAndy Fleming #define CONFIG_CMD_IRQ
43087e29878SAndy Fleming #define CONFIG_CMD_REGINFO
43187e29878SAndy Fleming 
43287e29878SAndy Fleming #ifdef CONFIG_PCI
43387e29878SAndy Fleming #define CONFIG_CMD_PCI
43487e29878SAndy Fleming #endif
43587e29878SAndy Fleming 
43687e29878SAndy Fleming /*
43787e29878SAndy Fleming  * USB
43887e29878SAndy Fleming  */
43987e29878SAndy Fleming #define CONFIG_HAS_FSL_DR_USB
44087e29878SAndy Fleming #define CONFIG_HAS_FSL_MPH_USB
44187e29878SAndy Fleming 
44287e29878SAndy Fleming #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
44387e29878SAndy Fleming #define CONFIG_USB_EHCI
44487e29878SAndy Fleming #define CONFIG_USB_EHCI_FSL
44587e29878SAndy Fleming #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
44687e29878SAndy Fleming #define CONFIG_EHCI_IS_TDI
44787e29878SAndy Fleming #define CONFIG_SYS_USB_EVENT_POLL
44887e29878SAndy Fleming  /* _VIA_CONTROL_EP  */
44987e29878SAndy Fleming #endif
45087e29878SAndy Fleming 
45187e29878SAndy Fleming #ifdef CONFIG_MMC
45287e29878SAndy Fleming #define CONFIG_FSL_ESDHC
45387e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
45487e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
45587e29878SAndy Fleming #define CONFIG_GENERIC_MMC
45687e29878SAndy Fleming #define CONFIG_DOS_PARTITION
45787e29878SAndy Fleming #endif
45887e29878SAndy Fleming 
45987e29878SAndy Fleming /*
46087e29878SAndy Fleming  * Miscellaneous configurable options
46187e29878SAndy Fleming  */
46287e29878SAndy Fleming #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
46387e29878SAndy Fleming #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
46487e29878SAndy Fleming #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
46587e29878SAndy Fleming #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
46687e29878SAndy Fleming #ifdef CONFIG_CMD_KGDB
46787e29878SAndy Fleming #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
46887e29878SAndy Fleming #else
46987e29878SAndy Fleming #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
47087e29878SAndy Fleming #endif
47187e29878SAndy Fleming #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
47287e29878SAndy Fleming #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
47387e29878SAndy Fleming #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
47487e29878SAndy Fleming 
47587e29878SAndy Fleming /*
47687e29878SAndy Fleming  * For booting Linux, the board info and command line data
47787e29878SAndy Fleming  * have to be in the first 64 MB of memory, since this is
47887e29878SAndy Fleming  * the maximum mapped by the Linux kernel during initialization.
47987e29878SAndy Fleming  */
48087e29878SAndy Fleming #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
48187e29878SAndy Fleming #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
48287e29878SAndy Fleming 
48387e29878SAndy Fleming #ifdef CONFIG_CMD_KGDB
48487e29878SAndy Fleming #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
48587e29878SAndy Fleming #endif
48687e29878SAndy Fleming 
48787e29878SAndy Fleming /*
48887e29878SAndy Fleming  * Environment Configuration
48987e29878SAndy Fleming  */
49087e29878SAndy Fleming #define CONFIG_ROOTPATH		"/opt/nfsroot"
49187e29878SAndy Fleming #define CONFIG_BOOTFILE		"uImage"
49287e29878SAndy Fleming #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
49387e29878SAndy Fleming 
49487e29878SAndy Fleming /* default location for tftp and bootm */
49587e29878SAndy Fleming #define CONFIG_LOADADDR		1000000
49687e29878SAndy Fleming 
49787e29878SAndy Fleming 
49887e29878SAndy Fleming #define CONFIG_BAUDRATE	115200
49987e29878SAndy Fleming 
50087e29878SAndy Fleming #define __USB_PHY_TYPE	utmi
50187e29878SAndy Fleming 
50287e29878SAndy Fleming #define	CONFIG_EXTRA_ENV_SETTINGS \
50387e29878SAndy Fleming "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
50487e29878SAndy Fleming "bank_intlv=cs0_cs1;"					\
50587e29878SAndy Fleming "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
50687e29878SAndy Fleming "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
50787e29878SAndy Fleming "netdev=eth0\0"						\
50887e29878SAndy Fleming "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
50987e29878SAndy Fleming "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
51087e29878SAndy Fleming "consoledev=ttyS0\0"					\
51187e29878SAndy Fleming "ramdiskaddr=2000000\0"					\
512b24a4f62SScott Wood "fdtaddr=1e00000\0"					\
51387e29878SAndy Fleming "bdev=sda3\0"
51487e29878SAndy Fleming 
51587e29878SAndy Fleming #define CONFIG_HDBOOT					\
51687e29878SAndy Fleming "setenv bootargs root=/dev/$bdev rw "		\
51787e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
51887e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
51987e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
52087e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
52187e29878SAndy Fleming 
52287e29878SAndy Fleming #define CONFIG_NFSBOOTCOMMAND			\
52387e29878SAndy Fleming "setenv bootargs root=/dev/nfs rw "	\
52487e29878SAndy Fleming "nfsroot=$serverip:$rootpath "		\
52587e29878SAndy Fleming "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
52687e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
52787e29878SAndy Fleming "tftp $loadaddr $bootfile;"		\
52887e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"		\
52987e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
53087e29878SAndy Fleming 
53187e29878SAndy Fleming #define CONFIG_RAMBOOTCOMMAND				\
53287e29878SAndy Fleming "setenv bootargs root=/dev/ram rw "		\
53387e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
53487e29878SAndy Fleming "tftp $ramdiskaddr $ramdiskfile;"		\
53587e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
53687e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
53787e29878SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr"
53887e29878SAndy Fleming 
53987e29878SAndy Fleming #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
54087e29878SAndy Fleming 
54187e29878SAndy Fleming #include <asm/fsl_secure_boot.h>
54287e29878SAndy Fleming 
54387e29878SAndy Fleming #ifdef CONFIG_SECURE_BOOT
54487e29878SAndy Fleming #endif
54587e29878SAndy Fleming 
54687e29878SAndy Fleming #endif	/* __CONFIG_H */
547