xref: /rk3399_rockchip-uboot/include/configs/cyrus.h (revision 87e29878caba758ed3e09e9912ac8eb6dfc55f39)
1*87e29878SAndy Fleming /*
2*87e29878SAndy Fleming  * Based on corenet_ds.h
3*87e29878SAndy Fleming  *
4*87e29878SAndy Fleming  * SPDX-License-Identifier:	GPL-2.0+
5*87e29878SAndy Fleming  */
6*87e29878SAndy Fleming 
7*87e29878SAndy Fleming #ifndef __CONFIG_H
8*87e29878SAndy Fleming #define __CONFIG_H
9*87e29878SAndy Fleming 
10*87e29878SAndy Fleming #define CONFIG_DISPLAY_BOARDINFO
11*87e29878SAndy Fleming 
12*87e29878SAndy Fleming #define CONFIG_CYRUS
13*87e29878SAndy Fleming 
14*87e29878SAndy Fleming #define CONFIG_PHYS_64BIT
15*87e29878SAndy Fleming 
16*87e29878SAndy Fleming #if !defined(CONFIG_PPC_P5020) && !defined(CONFIG_PPC_P5040)
17*87e29878SAndy Fleming #error Must call Cyrus CONFIG with a specific CPU enabled.
18*87e29878SAndy Fleming #endif
19*87e29878SAndy Fleming 
20*87e29878SAndy Fleming 
21*87e29878SAndy Fleming #define CONFIG_MMC
22*87e29878SAndy Fleming #define CONFIG_SDCARD
23*87e29878SAndy Fleming #define CONFIG_FSL_SATA_V2
24*87e29878SAndy Fleming #define CONFIG_PCIE3
25*87e29878SAndy Fleming #define CONFIG_PCIE4
26*87e29878SAndy Fleming #ifdef CONFIG_PPC_P5020
27*87e29878SAndy Fleming #define CONFIG_SYS_FSL_RAID_ENGINE
28*87e29878SAndy Fleming #define CONFIG_SYS_DPAA_RMAN
29*87e29878SAndy Fleming #endif
30*87e29878SAndy Fleming #define CONFIG_SYS_DPAA_PME
31*87e29878SAndy Fleming 
32*87e29878SAndy Fleming /*
33*87e29878SAndy Fleming  * Corenet DS style board configuration file
34*87e29878SAndy Fleming  */
35*87e29878SAndy Fleming #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
36*87e29878SAndy Fleming #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
37*87e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
38*87e29878SAndy Fleming #if defined(CONFIG_PPC_P5020)
39*87e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 133000000
40*87e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
41*87e29878SAndy Fleming #elif defined(CONFIG_PPC_P5040)
42*87e29878SAndy Fleming #define CONFIG_SYS_CLK_FREQ 100000000
43*87e29878SAndy Fleming #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
44*87e29878SAndy Fleming #endif
45*87e29878SAndy Fleming 
46*87e29878SAndy Fleming 
47*87e29878SAndy Fleming /* High Level Configuration Options */
48*87e29878SAndy Fleming #define CONFIG_BOOKE
49*87e29878SAndy Fleming #define CONFIG_E500			/* BOOKE e500 family */
50*87e29878SAndy Fleming #define CONFIG_E500MC			/* BOOKE e500mc family */
51*87e29878SAndy Fleming #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
52*87e29878SAndy Fleming #define CONFIG_MP			/* support multiple processors */
53*87e29878SAndy Fleming 
54*87e29878SAndy Fleming 
55*87e29878SAndy Fleming #define CONFIG_SYS_MMC_MAX_DEVICE     1
56*87e29878SAndy Fleming 
57*87e29878SAndy Fleming #ifndef CONFIG_SYS_TEXT_BASE
58*87e29878SAndy Fleming #define CONFIG_SYS_TEXT_BASE	0xeff40000
59*87e29878SAndy Fleming #endif
60*87e29878SAndy Fleming 
61*87e29878SAndy Fleming #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
62*87e29878SAndy Fleming #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
63*87e29878SAndy Fleming #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
64*87e29878SAndy Fleming #define CONFIG_PCI			/* Enable PCI/PCIE */
65*87e29878SAndy Fleming #define CONFIG_PCIE1			/* PCIE controler 1 */
66*87e29878SAndy Fleming #define CONFIG_PCIE2			/* PCIE controler 2 */
67*87e29878SAndy Fleming #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
68*87e29878SAndy Fleming #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
69*87e29878SAndy Fleming 
70*87e29878SAndy Fleming #define CONFIG_FSL_LAW			/* Use common FSL init code */
71*87e29878SAndy Fleming 
72*87e29878SAndy Fleming #define CONFIG_ENV_OVERWRITE
73*87e29878SAndy Fleming 
74*87e29878SAndy Fleming #define CONFIG_SYS_NO_FLASH
75*87e29878SAndy Fleming 
76*87e29878SAndy Fleming #if defined(CONFIG_SDCARD)
77*87e29878SAndy Fleming #define CONFIG_SYS_EXTRA_ENV_RELOC
78*87e29878SAndy Fleming #define CONFIG_ENV_IS_IN_MMC
79*87e29878SAndy Fleming #define CONFIG_FSL_FIXED_MMC_LOCATION
80*87e29878SAndy Fleming #define CONFIG_SYS_MMC_ENV_DEV          0
81*87e29878SAndy Fleming #define CONFIG_ENV_SIZE			0x2000
82*87e29878SAndy Fleming #define CONFIG_ENV_OFFSET		(512 * 1658)
83*87e29878SAndy Fleming #endif
84*87e29878SAndy Fleming 
85*87e29878SAndy Fleming /*
86*87e29878SAndy Fleming  * These can be toggled for performance analysis, otherwise use default.
87*87e29878SAndy Fleming  */
88*87e29878SAndy Fleming #define CONFIG_SYS_CACHE_STASHING
89*87e29878SAndy Fleming #define CONFIG_BACKSIDE_L2_CACHE
90*87e29878SAndy Fleming #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
91*87e29878SAndy Fleming #define CONFIG_BTB			/* toggle branch predition */
92*87e29878SAndy Fleming #define	CONFIG_DDR_ECC
93*87e29878SAndy Fleming #ifdef CONFIG_DDR_ECC
94*87e29878SAndy Fleming #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
95*87e29878SAndy Fleming #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
96*87e29878SAndy Fleming #endif
97*87e29878SAndy Fleming 
98*87e29878SAndy Fleming #define CONFIG_ENABLE_36BIT_PHYS
99*87e29878SAndy Fleming 
100*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
101*87e29878SAndy Fleming #define CONFIG_ADDR_MAP
102*87e29878SAndy Fleming #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
103*87e29878SAndy Fleming #endif
104*87e29878SAndy Fleming 
105*87e29878SAndy Fleming /* test POST memory test */
106*87e29878SAndy Fleming #undef CONFIG_POST
107*87e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
108*87e29878SAndy Fleming #define CONFIG_SYS_MEMTEST_END		0x00400000
109*87e29878SAndy Fleming #define CONFIG_SYS_ALT_MEMTEST
110*87e29878SAndy Fleming #define CONFIG_PANIC_HANG	/* do not reset board on panic */
111*87e29878SAndy Fleming 
112*87e29878SAndy Fleming /*
113*87e29878SAndy Fleming  *  Config the L3 Cache as L3 SRAM
114*87e29878SAndy Fleming  */
115*87e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
116*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
117*87e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
118*87e29878SAndy Fleming #else
119*87e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
120*87e29878SAndy Fleming #endif
121*87e29878SAndy Fleming #define CONFIG_SYS_L3_SIZE		(1024 << 10)
122*87e29878SAndy Fleming #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
123*87e29878SAndy Fleming 
124*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
125*87e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR		0xf0000000
126*87e29878SAndy Fleming #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
127*87e29878SAndy Fleming #endif
128*87e29878SAndy Fleming 
129*87e29878SAndy Fleming /*
130*87e29878SAndy Fleming  * DDR Setup
131*87e29878SAndy Fleming  */
132*87e29878SAndy Fleming #define CONFIG_VERY_BIG_RAM
133*87e29878SAndy Fleming #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
134*87e29878SAndy Fleming #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
135*87e29878SAndy Fleming 
136*87e29878SAndy Fleming #define CONFIG_DIMM_SLOTS_PER_CTLR	1
137*87e29878SAndy Fleming #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
138*87e29878SAndy Fleming 
139*87e29878SAndy Fleming #define CONFIG_DDR_SPD
140*87e29878SAndy Fleming #define CONFIG_SYS_FSL_DDR3
141*87e29878SAndy Fleming 
142*87e29878SAndy Fleming #define CONFIG_SYS_SPD_BUS_NUM	1
143*87e29878SAndy Fleming #define SPD_EEPROM_ADDRESS1	0x51
144*87e29878SAndy Fleming #define SPD_EEPROM_ADDRESS2	0x52
145*87e29878SAndy Fleming #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
146*87e29878SAndy Fleming 
147*87e29878SAndy Fleming /*
148*87e29878SAndy Fleming  * Local Bus Definitions
149*87e29878SAndy Fleming  */
150*87e29878SAndy Fleming 
151*87e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE		0xe0000000 /* Start of LBC Registers */
152*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
153*87e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	0xfe0000000ull
154*87e29878SAndy Fleming #else
155*87e29878SAndy Fleming #define CONFIG_SYS_LBC0_BASE_PHYS	CONFIG_SYS_LBC0_BASE
156*87e29878SAndy Fleming #endif
157*87e29878SAndy Fleming 
158*87e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE		0xe1000000 /* Start of LBC Registers */
159*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
160*87e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	0xfe1000000ull
161*87e29878SAndy Fleming #else
162*87e29878SAndy Fleming #define CONFIG_SYS_LBC1_BASE_PHYS	CONFIG_SYS_LBC1_BASE
163*87e29878SAndy Fleming #endif
164*87e29878SAndy Fleming 
165*87e29878SAndy Fleming /* Set the local bus clock 1/16 of platform clock */
166*87e29878SAndy Fleming #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_16 | LCRR_EADC_1)
167*87e29878SAndy Fleming 
168*87e29878SAndy Fleming #define CONFIG_SYS_BR0_PRELIM \
169*87e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
170*87e29878SAndy Fleming #define CONFIG_SYS_BR1_PRELIM \
171*87e29878SAndy Fleming (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
172*87e29878SAndy Fleming 
173*87e29878SAndy Fleming #define CONFIG_SYS_OR0_PRELIM	0xfff00010
174*87e29878SAndy Fleming #define CONFIG_SYS_OR1_PRELIM	0xfff00010
175*87e29878SAndy Fleming 
176*87e29878SAndy Fleming 
177*87e29878SAndy Fleming #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
178*87e29878SAndy Fleming 
179*87e29878SAndy Fleming #if defined(CONFIG_RAMBOOT_PBL)
180*87e29878SAndy Fleming #define CONFIG_SYS_RAMBOOT
181*87e29878SAndy Fleming #endif
182*87e29878SAndy Fleming 
183*87e29878SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_F
184*87e29878SAndy Fleming #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
185*87e29878SAndy Fleming #define CONFIG_MISC_INIT_R
186*87e29878SAndy Fleming 
187*87e29878SAndy Fleming #define CONFIG_HWCONFIG
188*87e29878SAndy Fleming 
189*87e29878SAndy Fleming /* define to use L1 as initial stack */
190*87e29878SAndy Fleming #define CONFIG_L1_INIT_RAM
191*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_LOCK
192*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
193*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
194*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
195*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
196*87e29878SAndy Fleming /* The assembler doesn't like typecast */
197*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
198*87e29878SAndy Fleming 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
199*87e29878SAndy Fleming 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
200*87e29878SAndy Fleming #else
201*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
202*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
203*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
204*87e29878SAndy Fleming #endif
205*87e29878SAndy Fleming #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
206*87e29878SAndy Fleming 
207*87e29878SAndy Fleming #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
208*87e29878SAndy Fleming #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
209*87e29878SAndy Fleming 
210*87e29878SAndy Fleming #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
211*87e29878SAndy Fleming #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
212*87e29878SAndy Fleming 
213*87e29878SAndy Fleming /* Serial Port - controlled on board with jumper J8
214*87e29878SAndy Fleming  * open - index 2
215*87e29878SAndy Fleming  * shorted - index 1
216*87e29878SAndy Fleming  */
217*87e29878SAndy Fleming #define CONFIG_CONS_INDEX	1
218*87e29878SAndy Fleming #define CONFIG_SYS_NS16550
219*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_SERIAL
220*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_REG_SIZE	1
221*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
222*87e29878SAndy Fleming 
223*87e29878SAndy Fleming #define CONFIG_SYS_BAUDRATE_TABLE	\
224*87e29878SAndy Fleming {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
225*87e29878SAndy Fleming 
226*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
227*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
228*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
229*87e29878SAndy Fleming #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
230*87e29878SAndy Fleming 
231*87e29878SAndy Fleming /* Use the HUSH parser */
232*87e29878SAndy Fleming #define CONFIG_SYS_HUSH_PARSER
233*87e29878SAndy Fleming #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
234*87e29878SAndy Fleming 
235*87e29878SAndy Fleming /* pass open firmware flat tree */
236*87e29878SAndy Fleming #define CONFIG_OF_LIBFDT
237*87e29878SAndy Fleming #define CONFIG_OF_BOARD_SETUP
238*87e29878SAndy Fleming 
239*87e29878SAndy Fleming /* new uImage format support */
240*87e29878SAndy Fleming #define CONFIG_FIT
241*87e29878SAndy Fleming #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
242*87e29878SAndy Fleming 
243*87e29878SAndy Fleming /* I2C */
244*87e29878SAndy Fleming #define CONFIG_SYS_I2C
245*87e29878SAndy Fleming #define CONFIG_SYS_I2C_FSL
246*87e29878SAndy Fleming #define CONFIG_I2C_MULTI_BUS
247*87e29878SAndy Fleming #define CONFIG_I2C_CMD_TREE
248*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SPEED		400000	/* I2C speed and slave address */
249*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_SLAVE		0x7F
250*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C_OFFSET		0x118000
251*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SPEED		400000	/* I2C speed and slave address */
252*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_SLAVE		0x7F
253*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C2_OFFSET		0x118100
254*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SPEED		400000	/* I2C speed and slave address */
255*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_SLAVE		0x7F
256*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C3_OFFSET		0x119000
257*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SPEED		400000	/* I2C speed and slave address */
258*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_SLAVE		0x7F
259*87e29878SAndy Fleming #define CONFIG_SYS_FSL_I2C4_OFFSET		0x119100
260*87e29878SAndy Fleming 
261*87e29878SAndy Fleming #define CONFIG_ID_EEPROM
262*87e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_NXID
263*87e29878SAndy Fleming #define CONFIG_SYS_EEPROM_BUS_NUM	0
264*87e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
265*87e29878SAndy Fleming #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
266*87e29878SAndy Fleming 
267*87e29878SAndy Fleming #define CONFIG_SYS_I2C_GENERIC_MAC
268*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_BUS 3
269*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
270*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
271*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_BUS 0
272*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
273*87e29878SAndy Fleming #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
274*87e29878SAndy Fleming 
275*87e29878SAndy Fleming #define CONFIG_CMD_DATE			1
276*87e29878SAndy Fleming #define CONFIG_RTC_MCP79411		1
277*87e29878SAndy Fleming #define CONFIG_SYS_RTC_BUS_NUM		3
278*87e29878SAndy Fleming #define CONFIG_SYS_I2C_RTC_ADDR		0x6f
279*87e29878SAndy Fleming 
280*87e29878SAndy Fleming /*
281*87e29878SAndy Fleming  * eSPI - Enhanced SPI
282*87e29878SAndy Fleming  */
283*87e29878SAndy Fleming #define CONFIG_FSL_ESPI
284*87e29878SAndy Fleming 
285*87e29878SAndy Fleming /*
286*87e29878SAndy Fleming  * General PCI
287*87e29878SAndy Fleming  * Memory space is mapped 1-1, but I/O space must start from 0.
288*87e29878SAndy Fleming  */
289*87e29878SAndy Fleming 
290*87e29878SAndy Fleming /* controller 1, direct to uli, tgtid 3, Base address 20000 */
291*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
292*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
293*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
294*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
295*87e29878SAndy Fleming #else
296*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
297*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
298*87e29878SAndy Fleming #endif
299*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
300*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
301*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
302*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
303*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
304*87e29878SAndy Fleming #else
305*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
306*87e29878SAndy Fleming #endif
307*87e29878SAndy Fleming #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
308*87e29878SAndy Fleming 
309*87e29878SAndy Fleming /* controller 2, Slot 2, tgtid 2, Base address 201000 */
310*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
311*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
312*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
313*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
314*87e29878SAndy Fleming #else
315*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
316*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
317*87e29878SAndy Fleming #endif
318*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
319*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
320*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
321*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
322*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
323*87e29878SAndy Fleming #else
324*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
325*87e29878SAndy Fleming #endif
326*87e29878SAndy Fleming #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
327*87e29878SAndy Fleming 
328*87e29878SAndy Fleming /* controller 3, Slot 1, tgtid 1, Base address 202000 */
329*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
330*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
331*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
332*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
333*87e29878SAndy Fleming #else
334*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
335*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
336*87e29878SAndy Fleming #endif
337*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
338*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
339*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
340*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
341*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
342*87e29878SAndy Fleming #else
343*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
344*87e29878SAndy Fleming #endif
345*87e29878SAndy Fleming #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
346*87e29878SAndy Fleming 
347*87e29878SAndy Fleming /* controller 4, Base address 203000 */
348*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
349*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
350*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
351*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
352*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
353*87e29878SAndy Fleming #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
354*87e29878SAndy Fleming 
355*87e29878SAndy Fleming /* Qman/Bman */
356*87e29878SAndy Fleming #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
357*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_NUM_PORTALS	10
358*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
359*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
360*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
361*87e29878SAndy Fleming #else
362*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
363*87e29878SAndy Fleming #endif
364*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
365*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
366*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
367*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
368*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
369*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
370*87e29878SAndy Fleming 					 CONFIG_SYS_BMAN_CENA_SIZE)
371*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
372*87e29878SAndy Fleming #define CONFIG_SYS_BMAN_SWP_ISDR_REG   0xE08
373*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_NUM_PORTALS	10
374*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
375*87e29878SAndy Fleming #ifdef CONFIG_PHYS_64BIT
376*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
377*87e29878SAndy Fleming #else
378*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
379*87e29878SAndy Fleming #endif
380*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
381*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
382*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
383*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
384*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
385*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
386*87e29878SAndy Fleming 					  CONFIG_SYS_QMAN_CENA_SIZE)
387*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
388*87e29878SAndy Fleming #define CONFIG_SYS_QMAN_SWP_ISDR_REG   0xE08
389*87e29878SAndy Fleming 
390*87e29878SAndy Fleming #define CONFIG_SYS_DPAA_FMAN
391*87e29878SAndy Fleming /* Default address of microcode for the Linux Fman driver */
392*87e29878SAndy Fleming /*
393*87e29878SAndy Fleming  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
394*87e29878SAndy Fleming  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
395*87e29878SAndy Fleming  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
396*87e29878SAndy Fleming  */
397*87e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
398*87e29878SAndy Fleming #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
399*87e29878SAndy Fleming 
400*87e29878SAndy Fleming #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
401*87e29878SAndy Fleming #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
402*87e29878SAndy Fleming 
403*87e29878SAndy Fleming #ifdef CONFIG_SYS_DPAA_FMAN
404*87e29878SAndy Fleming #define CONFIG_FMAN_ENET
405*87e29878SAndy Fleming #define CONFIG_PHY_MICREL
406*87e29878SAndy Fleming #define CONFIG_PHY_MICREL_KSZ9021
407*87e29878SAndy Fleming #endif
408*87e29878SAndy Fleming 
409*87e29878SAndy Fleming #ifdef CONFIG_PCI
410*87e29878SAndy Fleming #define CONFIG_PCI_INDIRECT_BRIDGE
411*87e29878SAndy Fleming #define CONFIG_PCI_PNP			/* do pci plug-and-play */
412*87e29878SAndy Fleming #define CONFIG_NET_MULTI
413*87e29878SAndy Fleming 
414*87e29878SAndy Fleming #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
415*87e29878SAndy Fleming #define CONFIG_DOS_PARTITION
416*87e29878SAndy Fleming #endif	/* CONFIG_PCI */
417*87e29878SAndy Fleming 
418*87e29878SAndy Fleming /* SATA */
419*87e29878SAndy Fleming #ifdef CONFIG_FSL_SATA_V2
420*87e29878SAndy Fleming #define CONFIG_LIBATA
421*87e29878SAndy Fleming #define CONFIG_FSL_SATA
422*87e29878SAndy Fleming 
423*87e29878SAndy Fleming #define CONFIG_SYS_SATA_MAX_DEVICE	2
424*87e29878SAndy Fleming #define CONFIG_SATA1
425*87e29878SAndy Fleming #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
426*87e29878SAndy Fleming #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
427*87e29878SAndy Fleming #define CONFIG_SATA2
428*87e29878SAndy Fleming #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
429*87e29878SAndy Fleming #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
430*87e29878SAndy Fleming 
431*87e29878SAndy Fleming #define CONFIG_LBA48
432*87e29878SAndy Fleming #define CONFIG_CMD_SATA
433*87e29878SAndy Fleming #define CONFIG_DOS_PARTITION
434*87e29878SAndy Fleming #define CONFIG_CMD_EXT2
435*87e29878SAndy Fleming #endif
436*87e29878SAndy Fleming 
437*87e29878SAndy Fleming #ifdef CONFIG_FMAN_ENET
438*87e29878SAndy Fleming #define CONFIG_SYS_TBIPA_VALUE	8
439*87e29878SAndy Fleming #define CONFIG_MII		/* MII PHY management */
440*87e29878SAndy Fleming #define CONFIG_ETHPRIME		"FM1@DTSEC4"
441*87e29878SAndy Fleming #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
442*87e29878SAndy Fleming #endif
443*87e29878SAndy Fleming 
444*87e29878SAndy Fleming /*
445*87e29878SAndy Fleming  * Environment
446*87e29878SAndy Fleming  */
447*87e29878SAndy Fleming #define CONFIG_LOADS_ECHO		/* echo on for serial download */
448*87e29878SAndy Fleming #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
449*87e29878SAndy Fleming 
450*87e29878SAndy Fleming /*
451*87e29878SAndy Fleming  * Command line configuration.
452*87e29878SAndy Fleming  */
453*87e29878SAndy Fleming #define CONFIG_CMD_DHCP
454*87e29878SAndy Fleming #define CONFIG_CMD_ERRATA
455*87e29878SAndy Fleming #define CONFIG_CMD_GREPENV
456*87e29878SAndy Fleming #define CONFIG_CMD_IRQ
457*87e29878SAndy Fleming #define CONFIG_CMD_I2C
458*87e29878SAndy Fleming #define CONFIG_CMD_MII
459*87e29878SAndy Fleming #define CONFIG_CMD_PING
460*87e29878SAndy Fleming #define CONFIG_CMD_REGINFO
461*87e29878SAndy Fleming 
462*87e29878SAndy Fleming #ifdef CONFIG_PCI
463*87e29878SAndy Fleming #define CONFIG_CMD_PCI
464*87e29878SAndy Fleming #endif
465*87e29878SAndy Fleming 
466*87e29878SAndy Fleming /*
467*87e29878SAndy Fleming  * USB
468*87e29878SAndy Fleming  */
469*87e29878SAndy Fleming #define CONFIG_HAS_FSL_DR_USB
470*87e29878SAndy Fleming #define CONFIG_HAS_FSL_MPH_USB
471*87e29878SAndy Fleming 
472*87e29878SAndy Fleming #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
473*87e29878SAndy Fleming #define CONFIG_CMD_USB
474*87e29878SAndy Fleming #define CONFIG_USB_STORAGE
475*87e29878SAndy Fleming #define CONFIG_USB_EHCI
476*87e29878SAndy Fleming #define CONFIG_USB_EHCI_FSL
477*87e29878SAndy Fleming #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
478*87e29878SAndy Fleming #define CONFIG_CMD_EXT2
479*87e29878SAndy Fleming #define CONFIG_EHCI_IS_TDI
480*87e29878SAndy Fleming #define CONFIG_USB_KEYBOARD
481*87e29878SAndy Fleming #define CONFIG_SYS_USB_EVENT_POLL
482*87e29878SAndy Fleming  /* _VIA_CONTROL_EP  */
483*87e29878SAndy Fleming #define CONFIG_CONSOLE_MUX
484*87e29878SAndy Fleming #define CONFIG_SYS_CONSOLE_IS_IN_ENV
485*87e29878SAndy Fleming #endif
486*87e29878SAndy Fleming 
487*87e29878SAndy Fleming #ifdef CONFIG_MMC
488*87e29878SAndy Fleming #define CONFIG_FSL_ESDHC
489*87e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
490*87e29878SAndy Fleming #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
491*87e29878SAndy Fleming #define CONFIG_CMD_MMC
492*87e29878SAndy Fleming #define CONFIG_GENERIC_MMC
493*87e29878SAndy Fleming #define CONFIG_CMD_EXT2
494*87e29878SAndy Fleming #define CONFIG_CMD_FAT
495*87e29878SAndy Fleming #define CONFIG_DOS_PARTITION
496*87e29878SAndy Fleming #endif
497*87e29878SAndy Fleming 
498*87e29878SAndy Fleming /*
499*87e29878SAndy Fleming  * Miscellaneous configurable options
500*87e29878SAndy Fleming  */
501*87e29878SAndy Fleming #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
502*87e29878SAndy Fleming #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
503*87e29878SAndy Fleming #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
504*87e29878SAndy Fleming #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
505*87e29878SAndy Fleming #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
506*87e29878SAndy Fleming #ifdef CONFIG_CMD_KGDB
507*87e29878SAndy Fleming #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
508*87e29878SAndy Fleming #else
509*87e29878SAndy Fleming #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
510*87e29878SAndy Fleming #endif
511*87e29878SAndy Fleming #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
512*87e29878SAndy Fleming #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
513*87e29878SAndy Fleming #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
514*87e29878SAndy Fleming 
515*87e29878SAndy Fleming /*
516*87e29878SAndy Fleming  * For booting Linux, the board info and command line data
517*87e29878SAndy Fleming  * have to be in the first 64 MB of memory, since this is
518*87e29878SAndy Fleming  * the maximum mapped by the Linux kernel during initialization.
519*87e29878SAndy Fleming  */
520*87e29878SAndy Fleming #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
521*87e29878SAndy Fleming #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
522*87e29878SAndy Fleming 
523*87e29878SAndy Fleming #ifdef CONFIG_CMD_KGDB
524*87e29878SAndy Fleming #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
525*87e29878SAndy Fleming #endif
526*87e29878SAndy Fleming 
527*87e29878SAndy Fleming /*
528*87e29878SAndy Fleming  * Environment Configuration
529*87e29878SAndy Fleming  */
530*87e29878SAndy Fleming #define CONFIG_ROOTPATH		"/opt/nfsroot"
531*87e29878SAndy Fleming #define CONFIG_BOOTFILE		"uImage"
532*87e29878SAndy Fleming #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
533*87e29878SAndy Fleming 
534*87e29878SAndy Fleming /* default location for tftp and bootm */
535*87e29878SAndy Fleming #define CONFIG_LOADADDR		1000000
536*87e29878SAndy Fleming 
537*87e29878SAndy Fleming #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
538*87e29878SAndy Fleming 
539*87e29878SAndy Fleming #define CONFIG_BAUDRATE	115200
540*87e29878SAndy Fleming 
541*87e29878SAndy Fleming #define __USB_PHY_TYPE	utmi
542*87e29878SAndy Fleming 
543*87e29878SAndy Fleming #define	CONFIG_EXTRA_ENV_SETTINGS \
544*87e29878SAndy Fleming "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
545*87e29878SAndy Fleming "bank_intlv=cs0_cs1;"					\
546*87e29878SAndy Fleming "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
547*87e29878SAndy Fleming "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
548*87e29878SAndy Fleming "netdev=eth0\0"						\
549*87e29878SAndy Fleming "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
550*87e29878SAndy Fleming "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
551*87e29878SAndy Fleming "consoledev=ttyS0\0"					\
552*87e29878SAndy Fleming "ramdiskaddr=2000000\0"					\
553*87e29878SAndy Fleming "fdtaddr=c00000\0"					\
554*87e29878SAndy Fleming "bdev=sda3\0"
555*87e29878SAndy Fleming 
556*87e29878SAndy Fleming #define CONFIG_HDBOOT					\
557*87e29878SAndy Fleming "setenv bootargs root=/dev/$bdev rw "		\
558*87e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
559*87e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
560*87e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
561*87e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
562*87e29878SAndy Fleming 
563*87e29878SAndy Fleming #define CONFIG_NFSBOOTCOMMAND			\
564*87e29878SAndy Fleming "setenv bootargs root=/dev/nfs rw "	\
565*87e29878SAndy Fleming "nfsroot=$serverip:$rootpath "		\
566*87e29878SAndy Fleming "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
567*87e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
568*87e29878SAndy Fleming "tftp $loadaddr $bootfile;"		\
569*87e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"		\
570*87e29878SAndy Fleming "bootm $loadaddr - $fdtaddr"
571*87e29878SAndy Fleming 
572*87e29878SAndy Fleming #define CONFIG_RAMBOOTCOMMAND				\
573*87e29878SAndy Fleming "setenv bootargs root=/dev/ram rw "		\
574*87e29878SAndy Fleming "console=$consoledev,$baudrate $othbootargs;"	\
575*87e29878SAndy Fleming "tftp $ramdiskaddr $ramdiskfile;"		\
576*87e29878SAndy Fleming "tftp $loadaddr $bootfile;"			\
577*87e29878SAndy Fleming "tftp $fdtaddr $fdtfile;"			\
578*87e29878SAndy Fleming "bootm $loadaddr $ramdiskaddr $fdtaddr"
579*87e29878SAndy Fleming 
580*87e29878SAndy Fleming #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
581*87e29878SAndy Fleming 
582*87e29878SAndy Fleming #include <asm/fsl_secure_boot.h>
583*87e29878SAndy Fleming 
584*87e29878SAndy Fleming #ifdef CONFIG_SECURE_BOOT
585*87e29878SAndy Fleming #endif
586*87e29878SAndy Fleming 
587*87e29878SAndy Fleming #endif	/* __CONFIG_H */
588