xref: /rk3399_rockchip-uboot/include/configs/corvus.h (revision 577968e5669858e1d5bcb651ab28d60d20166252)
1b89ac72aSHeiko Schocher /*
2b89ac72aSHeiko Schocher  * Common board functions for siemens AT91SAM9G45 based boards
3b89ac72aSHeiko Schocher  * (C) Copyright 2013 Siemens AG
4b89ac72aSHeiko Schocher  *
5b89ac72aSHeiko Schocher  * Based on:
6b89ac72aSHeiko Schocher  * U-Boot file: include/configs/at91sam9m10g45ek.h
7b89ac72aSHeiko Schocher  * (C) Copyright 2007-2008
8b89ac72aSHeiko Schocher  * Stelian Pop <stelian@popies.net>
9b89ac72aSHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
10b89ac72aSHeiko Schocher  *
11b89ac72aSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
12b89ac72aSHeiko Schocher  */
13b89ac72aSHeiko Schocher 
14b89ac72aSHeiko Schocher #ifndef __CONFIG_H
15b89ac72aSHeiko Schocher #define __CONFIG_H
16b89ac72aSHeiko Schocher 
17b89ac72aSHeiko Schocher #include <asm/hardware.h>
18fd45a0d1SHeiko Schocher #include <linux/sizes.h>
19b89ac72aSHeiko Schocher 
20b89ac72aSHeiko Schocher /*
21b89ac72aSHeiko Schocher  * Warning: changing CONFIG_SYS_TEXT_BASE requires
22b89ac72aSHeiko Schocher  * adapting the initial boot program.
23b89ac72aSHeiko Schocher  * Since the linker has to swallow that define, we must use a pure
24b89ac72aSHeiko Schocher  * hex number here!
25b89ac72aSHeiko Schocher  */
26b89ac72aSHeiko Schocher 
275b15fd98SHeiko Schocher #define CONFIG_SYS_TEXT_BASE  0x72000000
28b89ac72aSHeiko Schocher 
29b89ac72aSHeiko Schocher #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
30b89ac72aSHeiko Schocher 
31b89ac72aSHeiko Schocher /* ARM asynchronous clock */
32b89ac72aSHeiko Schocher #define CONFIG_SYS_AT91_SLOW_CLOCK      32768
33b89ac72aSHeiko Schocher #define CONFIG_SYS_AT91_MAIN_CLOCK      12000000 /* from 12 MHz crystal */
34b89ac72aSHeiko Schocher 
35b89ac72aSHeiko Schocher #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs	*/
36b89ac72aSHeiko Schocher #define CONFIG_SETUP_MEMORY_TAGS
37b89ac72aSHeiko Schocher #define CONFIG_INITRD_TAG
38289f979cSHeiko Schocher #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
39b89ac72aSHeiko Schocher 
40b89ac72aSHeiko Schocher /* general purpose I/O */
41b89ac72aSHeiko Schocher #define CONFIG_ATMEL_LEGACY		/* required until (g)pio is fixed */
42b89ac72aSHeiko Schocher #define CONFIG_AT91_GPIO
43b89ac72aSHeiko Schocher #define CONFIG_AT91_GPIO_PULLUP	1	/* keep pullups on peripheral pins */
44b89ac72aSHeiko Schocher 
45b89ac72aSHeiko Schocher /* serial console */
46b89ac72aSHeiko Schocher #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
47b89ac72aSHeiko Schocher #define CONFIG_USART_ID			ATMEL_ID_SYS
48b89ac72aSHeiko Schocher 
49b89ac72aSHeiko Schocher /* LED */
50b89ac72aSHeiko Schocher #define CONFIG_AT91_LED
51b89ac72aSHeiko Schocher #define CONFIG_RED_LED		AT91_PIN_PD31	/* this is the user1 led */
52b89ac72aSHeiko Schocher #define CONFIG_GREEN_LED	AT91_PIN_PD0	/* this is the user2 led */
53b89ac72aSHeiko Schocher 
54b89ac72aSHeiko Schocher 
55b89ac72aSHeiko Schocher /*
56b89ac72aSHeiko Schocher  * BOOTP options
57b89ac72aSHeiko Schocher  */
58b89ac72aSHeiko Schocher #define CONFIG_BOOTP_BOOTFILESIZE
59b89ac72aSHeiko Schocher #define CONFIG_BOOTP_BOOTPATH
60b89ac72aSHeiko Schocher #define CONFIG_BOOTP_GATEWAY
61b89ac72aSHeiko Schocher #define CONFIG_BOOTP_HOSTNAME
62b89ac72aSHeiko Schocher 
63b89ac72aSHeiko Schocher /* SDRAM */
64b89ac72aSHeiko Schocher #define CONFIG_NR_DRAM_BANKS		1
65b89ac72aSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE           ATMEL_BASE_CS6
66b89ac72aSHeiko Schocher #define CONFIG_SYS_SDRAM_SIZE		0x08000000
67b89ac72aSHeiko Schocher 
68b89ac72aSHeiko Schocher #define CONFIG_SYS_INIT_SP_ADDR \
69*72fa5893SHeiko Schocher 	(CONFIG_SYS_SDRAM_BASE + SZ_32K - GENERATED_GBL_DATA_SIZE)
70b89ac72aSHeiko Schocher 
71b89ac72aSHeiko Schocher /* NAND flash */
72b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_NAND
73b89ac72aSHeiko Schocher #define CONFIG_SYS_MAX_NAND_DEVICE		1
74b89ac72aSHeiko Schocher #define CONFIG_SYS_NAND_BASE			ATMEL_BASE_CS3
75b89ac72aSHeiko Schocher #define CONFIG_SYS_NAND_DBW_8
76b89ac72aSHeiko Schocher /* our ALE is AD21 */
77b89ac72aSHeiko Schocher #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
78b89ac72aSHeiko Schocher /* our CLE is AD22 */
79b89ac72aSHeiko Schocher #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
80b89ac72aSHeiko Schocher #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PC14
81a5f8ccaeSHeiko Schocher #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PC8
82b89ac72aSHeiko Schocher #endif
83b89ac72aSHeiko Schocher 
84b89ac72aSHeiko Schocher /* Ethernet */
85b89ac72aSHeiko Schocher #define CONFIG_MACB
86b89ac72aSHeiko Schocher #define CONFIG_RMII
87b89ac72aSHeiko Schocher #define CONFIG_NET_RETRY_COUNT		20
88b89ac72aSHeiko Schocher #define CONFIG_AT91_WANTS_COMMON_PHY
89b89ac72aSHeiko Schocher 
90e11793bcSHeiko Schocher /* DFU class support */
91e11793bcSHeiko Schocher #define CONFIG_SYS_DFU_DATA_BUF_SIZE	(SZ_1M)
92e11793bcSHeiko Schocher #define DFU_MANIFEST_POLL_TIMEOUT	25000
93e11793bcSHeiko Schocher 
94e11793bcSHeiko Schocher #define CONFIG_SYS_LOAD_ADDR	ATMEL_BASE_CS6
95b89ac72aSHeiko Schocher 
96b89ac72aSHeiko Schocher /* bootstrap + u-boot + env in nandflash */
97b89ac72aSHeiko Schocher #define CONFIG_ENV_OFFSET		0x100000
98b89ac72aSHeiko Schocher #define CONFIG_ENV_OFFSET_REDUND	0x180000
99fd45a0d1SHeiko Schocher #define CONFIG_ENV_SIZE			SZ_128K
100b89ac72aSHeiko Schocher 
101b89ac72aSHeiko Schocher #define CONFIG_BOOTCOMMAND						\
102b89ac72aSHeiko Schocher 	"nand read 0x70000000 0x200000 0x300000;"			\
103b89ac72aSHeiko Schocher 	"bootm 0x70000000"
104b89ac72aSHeiko Schocher 
105b89ac72aSHeiko Schocher #define CONFIG_SYS_LONGHELP
106b89ac72aSHeiko Schocher #define CONFIG_CMDLINE_EDITING
107b89ac72aSHeiko Schocher #define CONFIG_AUTO_COMPLETE
108b89ac72aSHeiko Schocher 
109b89ac72aSHeiko Schocher /*
110b89ac72aSHeiko Schocher  * Size of malloc() pool
111b89ac72aSHeiko Schocher  */
112b89ac72aSHeiko Schocher #define CONFIG_SYS_MALLOC_LEN	ROUND(3 * CONFIG_ENV_SIZE + \
113fd45a0d1SHeiko Schocher 				SZ_4M, 0x1000)
114fd45a0d1SHeiko Schocher 
1155b15fd98SHeiko Schocher /* Defines for SPL */
1165b15fd98SHeiko Schocher #define CONFIG_SPL_FRAMEWORK
1175b15fd98SHeiko Schocher #define CONFIG_SPL_TEXT_BASE		0x300000
118fd45a0d1SHeiko Schocher #define CONFIG_SPL_MAX_SIZE		(12 * SZ_1K)
119fd45a0d1SHeiko Schocher #define CONFIG_SPL_STACK		(SZ_16K)
1205b15fd98SHeiko Schocher 
1215b15fd98SHeiko Schocher #define CONFIG_SPL_BSS_START_ADDR	CONFIG_SPL_MAX_SIZE
122fd45a0d1SHeiko Schocher #define CONFIG_SPL_BSS_MAX_SIZE		(SZ_2K)
1235b15fd98SHeiko Schocher 
1245b15fd98SHeiko Schocher #define CONFIG_SPL_NAND_DRIVERS
1255b15fd98SHeiko Schocher #define CONFIG_SPL_NAND_BASE
1265b15fd98SHeiko Schocher #define CONFIG_SPL_NAND_ECC
1275b15fd98SHeiko Schocher #define CONFIG_SPL_NAND_RAW_ONLY
1285b15fd98SHeiko Schocher #define CONFIG_SPL_NAND_SOFTECC
1295b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x20000
1305b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x80000
1315b15fd98SHeiko Schocher #define	CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
1325b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
1335b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_5_ADDR_CYCLE
1345b15fd98SHeiko Schocher 
135fd45a0d1SHeiko Schocher #define CONFIG_SYS_NAND_PAGE_SIZE	SZ_2K
136fd45a0d1SHeiko Schocher #define CONFIG_SYS_NAND_BLOCK_SIZE	(SZ_128K)
1375b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_PAGE_COUNT	(CONFIG_SYS_NAND_BLOCK_SIZE / \
1385b15fd98SHeiko Schocher 					 CONFIG_SYS_NAND_PAGE_SIZE)
1395b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
1405b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_ECCSIZE		256
1415b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_ECCBYTES	3
1425b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_OOBSIZE		64
1435b15fd98SHeiko Schocher #define CONFIG_SYS_NAND_ECCPOS		{ 40, 41, 42, 43, 44, 45, 46, 47, \
1445b15fd98SHeiko Schocher 					  48, 49, 50, 51, 52, 53, 54, 55, \
1455b15fd98SHeiko Schocher 					  56, 57, 58, 59, 60, 61, 62, 63, }
1465b15fd98SHeiko Schocher 
1475b15fd98SHeiko Schocher #define CONFIG_SPL_ATMEL_SIZE
1485b15fd98SHeiko Schocher #define CONFIG_SYS_MASTER_CLOCK		132096000
1495b15fd98SHeiko Schocher #define AT91_PLL_LOCK_TIMEOUT		1000000
1505b15fd98SHeiko Schocher #define CONFIG_SYS_AT91_PLLA		0x20c73f03
1515b15fd98SHeiko Schocher #define CONFIG_SYS_MCKR			0x1301
1525b15fd98SHeiko Schocher #define CONFIG_SYS_MCKR_CSS		0x1302
1535b15fd98SHeiko Schocher 
154b89ac72aSHeiko Schocher #endif
155