xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision fd0451e4ba3503c4ab14d88888ddda11f2a540d7)
1d1712369SKumar Gala /*
2a09b9b68SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
4d1712369SKumar Gala  * See file CREDITS for list of people who contributed to this
5d1712369SKumar Gala  * project.
6d1712369SKumar Gala  *
7d1712369SKumar Gala  * This program is free software; you can redistribute it and/or
8d1712369SKumar Gala  * modify it under the terms of the GNU General Public License as
9d1712369SKumar Gala  * published by the Free Software Foundation; either version 2 of
10d1712369SKumar Gala  * the License, or (at your option) any later version.
11d1712369SKumar Gala  *
12d1712369SKumar Gala  * This program is distributed in the hope that it will be useful,
13d1712369SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d1712369SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15d1712369SKumar Gala  * GNU General Public License for more details.
16d1712369SKumar Gala  *
17d1712369SKumar Gala  * You should have received a copy of the GNU General Public License
18d1712369SKumar Gala  * along with this program; if not, write to the Free Software
19d1712369SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20d1712369SKumar Gala  * MA 02111-1307 USA
21d1712369SKumar Gala  */
22d1712369SKumar Gala 
23d1712369SKumar Gala /*
24d1712369SKumar Gala  * Corenet DS style board configuration file
25d1712369SKumar Gala  */
26d1712369SKumar Gala #ifndef __CONFIG_H
27d1712369SKumar Gala #define __CONFIG_H
28d1712369SKumar Gala 
29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
30d1712369SKumar Gala 
312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
342a9fab82SShaohui Xie #endif
352a9fab82SShaohui Xie 
36d1712369SKumar Gala /* High Level Configuration Options */
37d1712369SKumar Gala #define CONFIG_BOOKE
38d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
39d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
40d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
41d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
42d1712369SKumar Gala #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
43d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
44d1712369SKumar Gala 
45ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
46ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
47ed179152SKumar Gala #endif
48ed179152SKumar Gala 
497a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
507a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
517a577fdaSKumar Gala #endif
527a577fdaSKumar Gala 
53d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
54d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
55d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
56d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
57d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
58d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
59d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
60d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
61d1712369SKumar Gala 
62a09b9b68SKumar Gala #define CONFIG_SYS_SRIO
63d1712369SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
64d1712369SKumar Gala #define CONFIG_SRIO2			/* SRIO port 2 */
65d1712369SKumar Gala 
66d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
67d1712369SKumar Gala 
68d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
69d1712369SKumar Gala 
70d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
71d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
72d1712369SKumar Gala #else
73d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
74d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
7580e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
76be827c7aSShaohui Xie #endif
77be827c7aSShaohui Xie 
78be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
79be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
80be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
81be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
85be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
86be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
87be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
88be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
89be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
90be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
914394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
92be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
93be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
94be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET		(512 * 1097)
95374a235dSShaohui Xie #elif defined(CONFIG_NAND)
96374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
97374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
98374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
99374a235dSShaohui Xie #define CONFIG_ENV_OFFSET		(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
100*fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
101*fd0451e4SLiu Gang #define CONFIG_ENV_SIZE		0x2000
102be827c7aSShaohui Xie #else
103be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1042a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
105be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
106be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
107d1712369SKumar Gala #endif
108d1712369SKumar Gala 
109d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
110d1712369SKumar Gala 
111d1712369SKumar Gala /*
112d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
113d1712369SKumar Gala  */
114d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
115d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
116d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
117d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1188ed20f2cSYork Sun #define	CONFIG_DDR_ECC
119d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
120d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
121d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
122d1712369SKumar Gala #endif
123d1712369SKumar Gala 
124d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
125d1712369SKumar Gala 
126d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
127d1712369SKumar Gala #define CONFIG_ADDR_MAP
128d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
129d1712369SKumar Gala #endif
130d1712369SKumar Gala 
1314672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
132d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
133d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
134d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
135d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
136d1712369SKumar Gala 
137d1712369SKumar Gala /*
1382a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1392a9fab82SShaohui Xie  */
1402a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1412a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1422a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1432a9fab82SShaohui Xie #else
1442a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1452a9fab82SShaohui Xie #endif
1462a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1472a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1482a9fab82SShaohui Xie 
149d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
150d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
151d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
152d1712369SKumar Gala #endif
153d1712369SKumar Gala 
154d1712369SKumar Gala /* EEPROM */
155d1712369SKumar Gala #define CONFIG_ID_EEPROM
156d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
157d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
158d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
159d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
160d1712369SKumar Gala 
161d1712369SKumar Gala /*
162d1712369SKumar Gala  * DDR Setup
163d1712369SKumar Gala  */
164d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
165d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
166d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
167d1712369SKumar Gala 
168d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
16990870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
170d1712369SKumar Gala 
171d1712369SKumar Gala #define CONFIG_DDR_SPD
172d1712369SKumar Gala #define CONFIG_FSL_DDR3
173d1712369SKumar Gala 
174ae6b03feSShengzhou Liu #ifdef CONFIG_P3060QDS
175ae6b03feSShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
176ae6b03feSShengzhou Liu #else
177d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
178ae6b03feSShengzhou Liu #endif
179d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
180d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
181e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
18228a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
183d1712369SKumar Gala 
184d1712369SKumar Gala /*
185d1712369SKumar Gala  * Local Bus Definitions
186d1712369SKumar Gala  */
187d1712369SKumar Gala 
188d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
189d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
190d1712369SKumar Gala 
191d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
192d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
193d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
194d1712369SKumar Gala #else
195d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
196d1712369SKumar Gala #endif
197d1712369SKumar Gala 
198374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
199374a235dSShaohui Xie 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
200374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
201374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
202d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
203d1712369SKumar Gala 
204d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
205d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
206d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
207d1712369SKumar Gala 
208d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
209d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
210d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
211d1712369SKumar Gala #else
212d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
213d1712369SKumar Gala #endif
214d1712369SKumar Gala 
215d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
216d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
217d1712369SKumar Gala 
218d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
219d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
220d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
221d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
222d1712369SKumar Gala 
223d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
224d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
225d1712369SKumar Gala 
226d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
227d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
228d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
229d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
230d1712369SKumar Gala 
23114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
232d1712369SKumar Gala 
2332a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2342a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2352a9fab82SShaohui Xie #endif
2362a9fab82SShaohui Xie 
237e02aea61SKumar Gala /* Nand Flash */
238e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
239e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
240e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
241e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
242e02aea61SKumar Gala #else
243e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
244e02aea61SKumar Gala #endif
245e02aea61SKumar Gala 
246e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
247e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
248e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE
249e02aea61SKumar Gala #define CONFIG_CMD_NAND
250e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
251e02aea61SKumar Gala 
252e02aea61SKumar Gala /* NAND flash config */
253e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
254e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
255e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
256e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
257e02aea61SKumar Gala 			       | BR_V)		       /* valid */
258e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
259e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
260e02aea61SKumar Gala 			       | OR_FCM_CSCT \
261e02aea61SKumar Gala 			       | OR_FCM_CST \
262e02aea61SKumar Gala 			       | OR_FCM_CHT \
263e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
264e02aea61SKumar Gala 			       | OR_FCM_TRLX \
265e02aea61SKumar Gala 			       | OR_FCM_EHTR)
266e02aea61SKumar Gala 
267374a235dSShaohui Xie #ifdef CONFIG_NAND
268374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
269374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
270374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
271374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
272374a235dSShaohui Xie #else
273374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
274374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
275e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
276e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
277374a235dSShaohui Xie #endif
278374a235dSShaohui Xie #else
279374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
280374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
281c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
282e02aea61SKumar Gala 
283d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
284d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
285d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286d1712369SKumar Gala 
287d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
288d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
289d1712369SKumar Gala #define CONFIG_MISC_INIT_R
290d1712369SKumar Gala 
291d1712369SKumar Gala #define CONFIG_HWCONFIG
292d1712369SKumar Gala 
293d1712369SKumar Gala /* define to use L1 as initial stack */
294d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
295d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
296d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
297d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
298d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
300d1712369SKumar Gala /* The assembler doesn't like typecast */
301d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
302d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
303d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
304d1712369SKumar Gala #else
305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
307d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
308d1712369SKumar Gala #endif
309553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
310d1712369SKumar Gala 
31125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
312d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
313d1712369SKumar Gala 
314d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
315d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
316d1712369SKumar Gala 
317d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
318d1712369SKumar Gala  * open - index 2
319d1712369SKumar Gala  * shorted - index 1
320d1712369SKumar Gala  */
321d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
322d1712369SKumar Gala #define CONFIG_SYS_NS16550
323d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
324d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
325d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
326d1712369SKumar Gala 
327d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
328d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329d1712369SKumar Gala 
330d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
331d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
332d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
333d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
334d1712369SKumar Gala 
335d1712369SKumar Gala /* Use the HUSH parser */
336d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
337d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
338d1712369SKumar Gala 
339d1712369SKumar Gala /* pass open firmware flat tree */
340d1712369SKumar Gala #define CONFIG_OF_LIBFDT
341d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
342d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
343d1712369SKumar Gala 
344d1712369SKumar Gala /* new uImage format support */
345d1712369SKumar Gala #define CONFIG_FIT
346d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
347d1712369SKumar Gala 
348d1712369SKumar Gala /* I2C */
349d1712369SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
350d1712369SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
351d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS
352d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE
353d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
354d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE		0x7F
355d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET		0x118000
356d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET		0x118100
357d1712369SKumar Gala 
358d1712369SKumar Gala /*
359d1712369SKumar Gala  * RapidIO
360d1712369SKumar Gala  */
361a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
362d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
363a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
364d1712369SKumar Gala #else
365a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
366d1712369SKumar Gala #endif
367a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
368d1712369SKumar Gala 
369a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
370d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
372d1712369SKumar Gala #else
373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
374d1712369SKumar Gala #endif
375a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
376d1712369SKumar Gala 
377d1712369SKumar Gala /*
3782dd3095dSShaohui Xie  * eSPI - Enhanced SPI
3792dd3095dSShaohui Xie  */
3802dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
3812dd3095dSShaohui Xie #define CONFIG_SPI_FLASH
3822dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
3832dd3095dSShaohui Xie #define CONFIG_CMD_SF
3842dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
3852dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
3862dd3095dSShaohui Xie 
3872dd3095dSShaohui Xie /*
388d1712369SKumar Gala  * General PCI
389d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
390d1712369SKumar Gala  */
391d1712369SKumar Gala 
392d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
393d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
394d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
395d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
396d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
397d1712369SKumar Gala #else
398d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
399d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
400d1712369SKumar Gala #endif
401d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
402d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
403d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
404d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
405d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
406d1712369SKumar Gala #else
407d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
408d1712369SKumar Gala #endif
409d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
410d1712369SKumar Gala 
411d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
412d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
413d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
414d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
415d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
416d1712369SKumar Gala #else
417d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
418d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
419d1712369SKumar Gala #endif
420d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
421d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
422d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
423d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
424d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
425d1712369SKumar Gala #else
426d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
427d1712369SKumar Gala #endif
428d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
429d1712369SKumar Gala 
430d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
43102bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
432d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
433d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
434d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
435d1712369SKumar Gala #else
436d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
437d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
438d1712369SKumar Gala #endif
439d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
440d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
441d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
442d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
443d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
444d1712369SKumar Gala #else
445d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
446d1712369SKumar Gala #endif
447d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
448d1712369SKumar Gala 
4491bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4501bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4511bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4521bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4531bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4541bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4551bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4561bf8e9fdSKumar Gala 
457d1712369SKumar Gala /* Qman/Bman */
45824995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
459d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
460d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
461d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
462d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
463d1712369SKumar Gala #else
464d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
465d1712369SKumar Gala #endif
466d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
467d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
468d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
469d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
470d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
471d1712369SKumar Gala #else
472d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
473d1712369SKumar Gala #endif
474d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
475d1712369SKumar Gala 
476d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
477d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
478d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
479ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
480ffadc441STimur Tabi /*
481ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
482ffadc441STimur Tabi  * env, so we got 0x110000.
483ffadc441STimur Tabi  */
484f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
485f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
486ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
487ffadc441STimur Tabi /*
488ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
489ffadc441STimur Tabi  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
490ffadc441STimur Tabi  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
491ffadc441STimur Tabi  */
492f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
493f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1130)
494ffadc441STimur Tabi #elif defined(CONFIG_NAND)
495f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
496f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
497d1712369SKumar Gala #else
498f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
499f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR		0xEF000000
500d1712369SKumar Gala #endif
501f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
502f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
503d1712369SKumar Gala 
504d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
505d1712369SKumar Gala #define CONFIG_FMAN_ENET
5062915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5072915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5082915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
509d1712369SKumar Gala #endif
510d1712369SKumar Gala 
511d1712369SKumar Gala #ifdef CONFIG_PCI
512d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
513d1712369SKumar Gala #define CONFIG_E1000
514d1712369SKumar Gala 
515d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
516d1712369SKumar Gala #define CONFIG_DOS_PARTITION
517d1712369SKumar Gala #endif	/* CONFIG_PCI */
518d1712369SKumar Gala 
519d1712369SKumar Gala /* SATA */
520d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
521d1712369SKumar Gala #define CONFIG_LIBATA
522d1712369SKumar Gala #define CONFIG_FSL_SATA
523d1712369SKumar Gala 
524d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
525d1712369SKumar Gala #define CONFIG_SATA1
526d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
527d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
528d1712369SKumar Gala #define CONFIG_SATA2
529d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
530d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
531d1712369SKumar Gala 
532d1712369SKumar Gala #define CONFIG_LBA48
533d1712369SKumar Gala #define CONFIG_CMD_SATA
534d1712369SKumar Gala #define CONFIG_DOS_PARTITION
535d1712369SKumar Gala #define CONFIG_CMD_EXT2
536d1712369SKumar Gala #endif
537d1712369SKumar Gala 
538d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
539d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
540d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
541d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
542d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
543d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
544d1712369SKumar Gala 
545d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
546d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
547d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
548d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
549d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
550d1712369SKumar Gala 
551d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
552d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
553d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
554d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
555d1712369SKumar Gala #endif
556d1712369SKumar Gala 
557d1712369SKumar Gala /*
558d1712369SKumar Gala  * Environment
559d1712369SKumar Gala  */
560d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
561d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
562d1712369SKumar Gala 
563d1712369SKumar Gala /*
564d1712369SKumar Gala  * Command line configuration.
565d1712369SKumar Gala  */
566d1712369SKumar Gala #include <config_cmd_default.h>
567d1712369SKumar Gala 
568a000b795SKim Phillips #define CONFIG_CMD_DHCP
569d1712369SKumar Gala #define CONFIG_CMD_ELF
570d1712369SKumar Gala #define CONFIG_CMD_ERRATA
571a000b795SKim Phillips #define CONFIG_CMD_GREPENV
572d1712369SKumar Gala #define CONFIG_CMD_IRQ
573d1712369SKumar Gala #define CONFIG_CMD_I2C
574d1712369SKumar Gala #define CONFIG_CMD_MII
575d1712369SKumar Gala #define CONFIG_CMD_PING
576d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
5779570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
578d1712369SKumar Gala 
579d1712369SKumar Gala #ifdef CONFIG_PCI
580d1712369SKumar Gala #define CONFIG_CMD_PCI
581d1712369SKumar Gala #define CONFIG_CMD_NET
582d1712369SKumar Gala #endif
583d1712369SKumar Gala 
584d1712369SKumar Gala /*
585d1712369SKumar Gala * USB
586d1712369SKumar Gala */
587d1712369SKumar Gala #define CONFIG_CMD_USB
588d1712369SKumar Gala #define CONFIG_USB_STORAGE
589d1712369SKumar Gala #define CONFIG_USB_EHCI
590d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
591d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
592d1712369SKumar Gala #define CONFIG_CMD_EXT2
593a3a3e7b2SShaohui Xie #define CONFIG_HAS_FSL_DR_USB
594d1712369SKumar Gala 
595d1712369SKumar Gala #ifdef CONFIG_MMC
596d1712369SKumar Gala #define CONFIG_FSL_ESDHC
597d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
598d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
599d1712369SKumar Gala #define CONFIG_CMD_MMC
600d1712369SKumar Gala #define CONFIG_GENERIC_MMC
601d1712369SKumar Gala #define CONFIG_CMD_EXT2
602d1712369SKumar Gala #define CONFIG_CMD_FAT
603d1712369SKumar Gala #define CONFIG_DOS_PARTITION
604d1712369SKumar Gala #endif
605d1712369SKumar Gala 
606d1712369SKumar Gala /*
607d1712369SKumar Gala  * Miscellaneous configurable options
608d1712369SKumar Gala  */
609d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
610d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
611d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
612d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
613d1712369SKumar Gala #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
614d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
615d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
616d1712369SKumar Gala #else
617d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
618d1712369SKumar Gala #endif
619d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
620d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
621d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
622d1712369SKumar Gala #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
623d1712369SKumar Gala 
624d1712369SKumar Gala /*
625d1712369SKumar Gala  * For booting Linux, the board info and command line data
626a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
627d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
628d1712369SKumar Gala  */
629a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
630a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
631d1712369SKumar Gala 
632d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
633d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
634d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
635d1712369SKumar Gala #endif
636d1712369SKumar Gala 
637d1712369SKumar Gala /*
638d1712369SKumar Gala  * Environment Configuration
639d1712369SKumar Gala  */
6408b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
641b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
642d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
643d1712369SKumar Gala 
644d1712369SKumar Gala /* default location for tftp and bootm */
645d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
646d1712369SKumar Gala 
647d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
648d1712369SKumar Gala 
649d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
650d1712369SKumar Gala 
651ae6b03feSShengzhou Liu #if defined(CONFIG_P4080DS) || defined(CONFIG_P3060QDS)
65268d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
65368d4230cSRamneek Mehresh #else
65468d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
65568d4230cSRamneek Mehresh #endif
65668d4230cSRamneek Mehresh 
657d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
658c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
65968d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
66068d4230cSRamneek Mehresh 	"usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\
661d1712369SKumar Gala 	"netdev=eth0\0"						\
662d1712369SKumar Gala 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
66314d0a02aSWolfgang Denk 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"			\
664c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
665c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
666c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
667c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
668c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
669c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
670d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
671d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
672d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
673d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
674d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
675d1712369SKumar Gala 	"bdev=sda3\0"						\
676ffadc441STimur Tabi 	"c=ffe\0"
677d1712369SKumar Gala 
678d1712369SKumar Gala #define CONFIG_HDBOOT					\
679d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
680d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
681d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
682d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
683d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
684d1712369SKumar Gala 
685d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
686d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
687d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
688d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
689d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
690d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
691d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
692d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
693d1712369SKumar Gala 
694d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
695d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
696d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
697d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
698d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
699d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
700d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
701d1712369SKumar Gala 
702d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
703d1712369SKumar Gala 
7047065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
7057065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h>
7067065b7d4SRuchika Gupta #endif
7077065b7d4SRuchika Gupta 
708d1712369SKumar Gala #endif	/* __CONFIG_H */
709