xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision e856bdcfb49291d30b19603fc101bea096c48196)
1d1712369SKumar Gala /*
23d7506faSramneek mehresh  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d1712369SKumar Gala  */
6d1712369SKumar Gala 
7d1712369SKumar Gala /*
8d1712369SKumar Gala  * Corenet DS style board configuration file
9d1712369SKumar Gala  */
10d1712369SKumar Gala #ifndef __CONFIG_H
11d1712369SKumar Gala #define __CONFIG_H
12d1712369SKumar Gala 
13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
14d1712369SKumar Gala 
152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
16467a40dfSAneesh Bansal #ifdef CONFIG_SECURE_BOOT
17467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
18467a40dfSAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
19467a40dfSAneesh Bansal #ifdef CONFIG_NAND
20467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_NAND
21467a40dfSAneesh Bansal #endif
225050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_COPY_RAM
23467a40dfSAneesh Bansal #else
242a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
252a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
26e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
27850af2c7SYork Sun #if defined(CONFIG_TARGET_P3041DS)
28e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
29529fb062SYork Sun #elif defined(CONFIG_TARGET_P4080DS)
30e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
313b83649dSYork Sun #elif defined(CONFIG_TARGET_P5020DS)
32e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
33161b4724SYork Sun #elif defined(CONFIG_TARGET_P5040DS)
34e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
355d898a00SShaohui Xie #endif
362a9fab82SShaohui Xie #endif
37467a40dfSAneesh Bansal #endif
382a9fab82SShaohui Xie 
39461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
40292dc6c5SLiu Gang /* Set 1M boot space */
41461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
44292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
45292dc6c5SLiu Gang #endif
46292dc6c5SLiu Gang 
47d1712369SKumar Gala /* High Level Configuration Options */
48d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
49d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
50d1712369SKumar Gala 
51ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
52e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
53ed179152SKumar Gala #endif
54ed179152SKumar Gala 
557a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
567a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
577a577fdaSKumar Gala #endif
587a577fdaSKumar Gala 
59d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
6051370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
61737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
62b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
63b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
64d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
65d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
66d1712369SKumar Gala 
67d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
68d1712369SKumar Gala 
69*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH
70461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
71d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
720a85a9e7SLiu Gang #endif
73d1712369SKumar Gala #else
74d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
75d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
7680e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
77be827c7aSShaohui Xie #endif
78be827c7aSShaohui Xie 
79be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
80be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
81be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
85be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
86be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
87be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
88be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
89be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
90be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
91be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
924394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
93be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
94be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
95e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 1658)
96374a235dSShaohui Xie #elif defined(CONFIG_NAND)
97374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
98374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
99374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
100e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
101461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1020a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1030a85a9e7SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1040a85a9e7SLiu Gang #define CONFIG_ENV_SIZE		0x2000
105fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
106fd0451e4SLiu Gang #define CONFIG_ENV_SIZE		0x2000
107be827c7aSShaohui Xie #else
108be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1092a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
110be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
111be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
112d1712369SKumar Gala #endif
113d1712369SKumar Gala 
114d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
115d1712369SKumar Gala 
116d1712369SKumar Gala /*
117d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
118d1712369SKumar Gala  */
119d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
120d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
121d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
122d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1238ed20f2cSYork Sun #define	CONFIG_DDR_ECC
124d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
125d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
126d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
127d1712369SKumar Gala #endif
128d1712369SKumar Gala 
129d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
130d1712369SKumar Gala 
131d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
132d1712369SKumar Gala #define CONFIG_ADDR_MAP
133d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
134d1712369SKumar Gala #endif
135d1712369SKumar Gala 
1364672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
137d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
138d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
139d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
140d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
141d1712369SKumar Gala 
142d1712369SKumar Gala /*
1432a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1442a9fab82SShaohui Xie  */
1452a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1462a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1472a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1482a9fab82SShaohui Xie #else
1492a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1502a9fab82SShaohui Xie #endif
1512a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1522a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1532a9fab82SShaohui Xie 
154d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
155d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
156d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
157d1712369SKumar Gala #endif
158d1712369SKumar Gala 
159d1712369SKumar Gala /* EEPROM */
160d1712369SKumar Gala #define CONFIG_ID_EEPROM
161d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
162d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
163d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
164d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
165d1712369SKumar Gala 
166d1712369SKumar Gala /*
167d1712369SKumar Gala  * DDR Setup
168d1712369SKumar Gala  */
169d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
170d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
171d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
172d1712369SKumar Gala 
173d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
17490870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
175d1712369SKumar Gala 
176d1712369SKumar Gala #define CONFIG_DDR_SPD
177d1712369SKumar Gala 
178d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
179d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
180d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
181e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
18228a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
183d1712369SKumar Gala 
184d1712369SKumar Gala /*
185d1712369SKumar Gala  * Local Bus Definitions
186d1712369SKumar Gala  */
187d1712369SKumar Gala 
188d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
189d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
190d1712369SKumar Gala 
191d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
192d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
193d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
194d1712369SKumar Gala #else
195d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
196d1712369SKumar Gala #endif
197d1712369SKumar Gala 
198374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
1997ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
200374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
201374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
202d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
203d1712369SKumar Gala 
204d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
205d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
206d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
207d1712369SKumar Gala 
208d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
209d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
210d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
211d1712369SKumar Gala #else
212d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
213d1712369SKumar Gala #endif
214d1712369SKumar Gala 
215d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
216d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
217d1712369SKumar Gala 
218d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
219d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
220d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
221d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
222d1712369SKumar Gala 
223d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
224d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
225d1712369SKumar Gala 
226d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
227d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
228d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
229d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
230d1712369SKumar Gala 
23114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
232d1712369SKumar Gala 
2332a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2342a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2352a9fab82SShaohui Xie #endif
2362a9fab82SShaohui Xie 
237e02aea61SKumar Gala /* Nand Flash */
238e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
239e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
240e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
241e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
242e02aea61SKumar Gala #else
243e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
244e02aea61SKumar Gala #endif
245e02aea61SKumar Gala 
246e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
247e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
248e02aea61SKumar Gala #define CONFIG_CMD_NAND
249e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
250e02aea61SKumar Gala 
251e02aea61SKumar Gala /* NAND flash config */
252e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
253e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
254e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
255e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
256e02aea61SKumar Gala 			       | BR_V)		       /* valid */
257e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
258e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
259e02aea61SKumar Gala 			       | OR_FCM_CSCT \
260e02aea61SKumar Gala 			       | OR_FCM_CST \
261e02aea61SKumar Gala 			       | OR_FCM_CHT \
262e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
263e02aea61SKumar Gala 			       | OR_FCM_TRLX \
264e02aea61SKumar Gala 			       | OR_FCM_EHTR)
265e02aea61SKumar Gala 
266374a235dSShaohui Xie #ifdef CONFIG_NAND
267374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
268374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
269374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
270374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
271374a235dSShaohui Xie #else
272374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
273374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
274e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
275e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
276374a235dSShaohui Xie #endif
277374a235dSShaohui Xie #else
278374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
279374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
280c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
281e02aea61SKumar Gala 
282d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
283d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
284d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
285d1712369SKumar Gala 
286d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
287d1712369SKumar Gala #define CONFIG_MISC_INIT_R
288d1712369SKumar Gala 
289d1712369SKumar Gala #define CONFIG_HWCONFIG
290d1712369SKumar Gala 
291d1712369SKumar Gala /* define to use L1 as initial stack */
292d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
293d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
294d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
295d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
296d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
297d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
298d1712369SKumar Gala /* The assembler doesn't like typecast */
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
300d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
301d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
302d1712369SKumar Gala #else
303d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
304d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
306d1712369SKumar Gala #endif
307553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
308d1712369SKumar Gala 
30925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
310d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
311d1712369SKumar Gala 
3129307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
313d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
314d1712369SKumar Gala 
315d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
316d1712369SKumar Gala  * open - index 2
317d1712369SKumar Gala  * shorted - index 1
318d1712369SKumar Gala  */
319d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
320d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
321d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
322d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
323d1712369SKumar Gala 
324d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
325d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
326d1712369SKumar Gala 
327d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
328d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
329d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
330d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
331d1712369SKumar Gala 
332d1712369SKumar Gala /* I2C */
33300f792e0SHeiko Schocher #define CONFIG_SYS_I2C
33400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
33500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
33600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
33700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
33800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
33900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
34000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
341d1712369SKumar Gala 
342d1712369SKumar Gala /*
343d1712369SKumar Gala  * RapidIO
344d1712369SKumar Gala  */
345a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
346d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
347a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
348d1712369SKumar Gala #else
349a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
350d1712369SKumar Gala #endif
351a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
352d1712369SKumar Gala 
353a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
354d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
355a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
356d1712369SKumar Gala #else
357a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
358d1712369SKumar Gala #endif
359a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
360d1712369SKumar Gala 
361d1712369SKumar Gala /*
3625ffa88ecSLiu Gang  * for slave u-boot IMAGE instored in master memory space,
3635ffa88ecSLiu Gang  * PHYS must be aligned based on the SIZE
3645ffa88ecSLiu Gang  */
365e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
366e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
367e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
368e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3693f1af81bSLiu Gang /*
370ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
3713f1af81bSLiu Gang  * PHYS must be aligned based on the SIZE
3723f1af81bSLiu Gang  */
373e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
374b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
375b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
376ff65f126SLiu Gang 
3775056c8e0SLiu Gang /* slave core release by master*/
378b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
379b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
3805ffa88ecSLiu Gang 
3815ffa88ecSLiu Gang /*
382461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
383292dc6c5SLiu Gang  */
384461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
385461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
386461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
387461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
388292dc6c5SLiu Gang #endif
389292dc6c5SLiu Gang 
390292dc6c5SLiu Gang /*
3912dd3095dSShaohui Xie  * eSPI - Enhanced SPI
3922dd3095dSShaohui Xie  */
3932dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
3942dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
3952dd3095dSShaohui Xie 
3962dd3095dSShaohui Xie /*
397d1712369SKumar Gala  * General PCI
398d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
399d1712369SKumar Gala  */
400d1712369SKumar Gala 
401d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
402d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
403d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
404d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
405d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
406d1712369SKumar Gala #else
407d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
408d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
409d1712369SKumar Gala #endif
410d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
411d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
412d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
413d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
414d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
415d1712369SKumar Gala #else
416d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
417d1712369SKumar Gala #endif
418d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
419d1712369SKumar Gala 
420d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
421d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
422d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
423d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
424d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
425d1712369SKumar Gala #else
426d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
427d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
428d1712369SKumar Gala #endif
429d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
430d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
431d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
432d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
433d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
434d1712369SKumar Gala #else
435d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
436d1712369SKumar Gala #endif
437d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
438d1712369SKumar Gala 
439d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
44002bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
441d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
442d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
443d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
444d1712369SKumar Gala #else
445d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
446d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
447d1712369SKumar Gala #endif
448d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
449d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
450d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
451d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
452d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
453d1712369SKumar Gala #else
454d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
455d1712369SKumar Gala #endif
456d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
457d1712369SKumar Gala 
4581bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4591bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4601bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4611bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4621bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4631bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4641bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4651bf8e9fdSKumar Gala 
466d1712369SKumar Gala /* Qman/Bman */
46724995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
468d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
469d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
470d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
471d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
472d1712369SKumar Gala #else
473d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
474d1712369SKumar Gala #endif
475d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
4763fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
4773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
4783fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
4793fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4803fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
4813fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
4823fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
4833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
484d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
485d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
486d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
487d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
488d1712369SKumar Gala #else
489d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
490d1712369SKumar Gala #endif
491d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
4923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
4933fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
4943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
4953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4963fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
4973fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
4983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
4993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
500d1712369SKumar Gala 
501d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
502d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
503d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
504ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
505ffadc441STimur Tabi /*
506ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
507ffadc441STimur Tabi  * env, so we got 0x110000.
508ffadc441STimur Tabi  */
509f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
510dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
511ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
512ffadc441STimur Tabi /*
513ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
514e222b1f3SPrabhakar Kushwaha  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
515e222b1f3SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
516ffadc441STimur Tabi  */
517f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
518dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
519ffadc441STimur Tabi #elif defined(CONFIG_NAND)
520f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
521dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
522461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
523292dc6c5SLiu Gang /*
524292dc6c5SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
525292dc6c5SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
526292dc6c5SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
527461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
528461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
529292dc6c5SLiu Gang  */
530292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
531dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
532d1712369SKumar Gala #else
533f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
534dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
535d1712369SKumar Gala #endif
536f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
537f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
538d1712369SKumar Gala 
539d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
540d1712369SKumar Gala #define CONFIG_FMAN_ENET
5412915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5422915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5432915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
544d1712369SKumar Gala #endif
545d1712369SKumar Gala 
546d1712369SKumar Gala #ifdef CONFIG_PCI
547842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
548d1712369SKumar Gala 
549d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
550d1712369SKumar Gala #endif	/* CONFIG_PCI */
551d1712369SKumar Gala 
552d1712369SKumar Gala /* SATA */
553d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
554d1712369SKumar Gala #define CONFIG_LIBATA
555d1712369SKumar Gala #define CONFIG_FSL_SATA
556d1712369SKumar Gala 
557d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
558d1712369SKumar Gala #define CONFIG_SATA1
559d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
560d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
561d1712369SKumar Gala #define CONFIG_SATA2
562d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
563d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
564d1712369SKumar Gala 
565d1712369SKumar Gala #define CONFIG_LBA48
566d1712369SKumar Gala #define CONFIG_CMD_SATA
567d1712369SKumar Gala #endif
568d1712369SKumar Gala 
569d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
570d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
571d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
572d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
573d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
574d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
575d1712369SKumar Gala 
576d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
577d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
578d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
579d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
580d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
581d1712369SKumar Gala 
582d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
583d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
584d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
585d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
586d1712369SKumar Gala #endif
587d1712369SKumar Gala 
588d1712369SKumar Gala /*
589d1712369SKumar Gala  * Environment
590d1712369SKumar Gala  */
591d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
592d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
593d1712369SKumar Gala 
594d1712369SKumar Gala /*
595d1712369SKumar Gala  * Command line configuration.
596d1712369SKumar Gala  */
597d1712369SKumar Gala #define CONFIG_CMD_ERRATA
598d1712369SKumar Gala #define CONFIG_CMD_IRQ
5999570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
600d1712369SKumar Gala 
601d1712369SKumar Gala #ifdef CONFIG_PCI
602d1712369SKumar Gala #define CONFIG_CMD_PCI
603d1712369SKumar Gala #endif
604d1712369SKumar Gala 
605d1712369SKumar Gala /*
606d1712369SKumar Gala * USB
607d1712369SKumar Gala */
6083d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6093d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6103d7506faSramneek mehresh 
6113d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
612d1712369SKumar Gala #define CONFIG_USB_EHCI
613d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
614d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
6153d7506faSramneek mehresh #endif
616d1712369SKumar Gala 
617d1712369SKumar Gala #ifdef CONFIG_MMC
618d1712369SKumar Gala #define CONFIG_FSL_ESDHC
619d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
620d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
621d1712369SKumar Gala #endif
622d1712369SKumar Gala 
623737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
624737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
625737537efSRuchika Gupta #define CONFIG_CMD_HASH
626737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
627737537efSRuchika Gupta #endif
628737537efSRuchika Gupta 
629d1712369SKumar Gala /*
630d1712369SKumar Gala  * Miscellaneous configurable options
631d1712369SKumar Gala  */
632d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
633d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
634d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
635d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
636d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
637d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
638d1712369SKumar Gala #else
639d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
640d1712369SKumar Gala #endif
641d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
642d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
643d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
644d1712369SKumar Gala 
645d1712369SKumar Gala /*
646d1712369SKumar Gala  * For booting Linux, the board info and command line data
647a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
648d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
649d1712369SKumar Gala  */
650a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
651a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
652d1712369SKumar Gala 
653d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
654d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
655d1712369SKumar Gala #endif
656d1712369SKumar Gala 
657d1712369SKumar Gala /*
658d1712369SKumar Gala  * Environment Configuration
659d1712369SKumar Gala  */
6608b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
661b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
662d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
663d1712369SKumar Gala 
664d1712369SKumar Gala /* default location for tftp and bootm */
665d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
666d1712369SKumar Gala 
667d1712369SKumar Gala 
668d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
669d1712369SKumar Gala 
670529fb062SYork Sun #ifdef CONFIG_TARGET_P4080DS
67168d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
67268d4230cSRamneek Mehresh #else
67368d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
67468d4230cSRamneek Mehresh #endif
67568d4230cSRamneek Mehresh 
676d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
677c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
67868d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
67955964bb6Sramneek mehresh 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
68055964bb6Sramneek mehresh 	"usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
681d1712369SKumar Gala 	"netdev=eth0\0"						\
6825368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
6835368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
684c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
685c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
686c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
687c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
688c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
689c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
690d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
691d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
692d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
693b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
694d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
6953246584dSKim Phillips 	"bdev=sda3\0"
696d1712369SKumar Gala 
697d1712369SKumar Gala #define CONFIG_HDBOOT					\
698d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
699d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
700d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
701d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
702d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
703d1712369SKumar Gala 
704d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
705d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
706d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
707d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
708d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
709d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
710d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
711d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
712d1712369SKumar Gala 
713d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
714d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
715d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
716d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
717d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
718d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
719d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
720d1712369SKumar Gala 
721d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
722d1712369SKumar Gala 
7237065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h>
7247065b7d4SRuchika Gupta 
725d1712369SKumar Gala #endif	/* __CONFIG_H */
726