1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5d1712369SKumar Gala */ 6d1712369SKumar Gala 7d1712369SKumar Gala /* 8d1712369SKumar Gala * Corenet DS style board configuration file 9d1712369SKumar Gala */ 10d1712369SKumar Gala #ifndef __CONFIG_H 11d1712369SKumar Gala #define __CONFIG_H 12d1712369SKumar Gala 13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 14d1712369SKumar Gala 152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 162a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 172a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 18*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 195d898a00SShaohui Xie #if defined(CONFIG_P3041DS) 20*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 215d898a00SShaohui Xie #elif defined(CONFIG_P4080DS) 22*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 235d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 24*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 2594025b1cSShaohui Xie #elif defined(CONFIG_P5040DS) 26*e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 275d898a00SShaohui Xie #endif 282a9fab82SShaohui Xie #endif 292a9fab82SShaohui Xie 30461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 31292dc6c5SLiu Gang /* Set 1M boot space */ 32461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 33461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 34461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 35292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 36292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 37292dc6c5SLiu Gang #endif 38292dc6c5SLiu Gang 39d1712369SKumar Gala /* High Level Configuration Options */ 40d1712369SKumar Gala #define CONFIG_BOOKE 41d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 42d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 43d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 44d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 45d1712369SKumar Gala 46ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 47e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 48ed179152SKumar Gala #endif 49ed179152SKumar Gala 507a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 517a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 527a577fdaSKumar Gala #endif 537a577fdaSKumar Gala 54d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 55d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 56d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 57d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 58d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 59d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 60d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 61d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 62d1712369SKumar Gala 63d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 64d1712369SKumar Gala 65d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 66d1712369SKumar Gala 67d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 68461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 69d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 700a85a9e7SLiu Gang #endif 71d1712369SKumar Gala #else 72d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 73d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 7480e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 75be827c7aSShaohui Xie #endif 76be827c7aSShaohui Xie 77be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 78be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 79be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 80be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 81be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 84be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 85be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 86be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 87be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 88be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 89be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 904394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 91be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 92be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 93e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 94374a235dSShaohui Xie #elif defined(CONFIG_NAND) 95374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 96374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 97374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 98e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 99461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1000a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1010a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1020a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 103fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 104fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 105be827c7aSShaohui Xie #else 106be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1072a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 108be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 109be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 110d1712369SKumar Gala #endif 111d1712369SKumar Gala 112d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 113d1712369SKumar Gala 114d1712369SKumar Gala /* 115d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 116d1712369SKumar Gala */ 117d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 118d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 119d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 120d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1218ed20f2cSYork Sun #define CONFIG_DDR_ECC 122d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 123d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 124d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 125d1712369SKumar Gala #endif 126d1712369SKumar Gala 127d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 128d1712369SKumar Gala 129d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 130d1712369SKumar Gala #define CONFIG_ADDR_MAP 131d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 132d1712369SKumar Gala #endif 133d1712369SKumar Gala 1344672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 135d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 136d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 137d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 138d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 139d1712369SKumar Gala 140d1712369SKumar Gala /* 1412a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1422a9fab82SShaohui Xie */ 1432a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1442a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1452a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1462a9fab82SShaohui Xie #else 1472a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1482a9fab82SShaohui Xie #endif 1492a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1502a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1512a9fab82SShaohui Xie 152d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 153d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 154d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 155d1712369SKumar Gala #endif 156d1712369SKumar Gala 157d1712369SKumar Gala /* EEPROM */ 158d1712369SKumar Gala #define CONFIG_ID_EEPROM 159d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 160d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 161d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 162d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 163d1712369SKumar Gala 164d1712369SKumar Gala /* 165d1712369SKumar Gala * DDR Setup 166d1712369SKumar Gala */ 167d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 168d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 169d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 170d1712369SKumar Gala 171d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 17290870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 173d1712369SKumar Gala 174d1712369SKumar Gala #define CONFIG_DDR_SPD 1755614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 176d1712369SKumar Gala 177d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 178d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 179d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 180e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 18128a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 182d1712369SKumar Gala 183d1712369SKumar Gala /* 184d1712369SKumar Gala * Local Bus Definitions 185d1712369SKumar Gala */ 186d1712369SKumar Gala 187d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 188d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 189d1712369SKumar Gala 190d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 191d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 192d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 193d1712369SKumar Gala #else 194d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 195d1712369SKumar Gala #endif 196d1712369SKumar Gala 197374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 1987ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 199374a235dSShaohui Xie | BR_PS_16 | BR_V) 200374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 201d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 202d1712369SKumar Gala 203d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 204d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 205d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 206d1712369SKumar Gala 207d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 208d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 209d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 210d1712369SKumar Gala #else 211d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 212d1712369SKumar Gala #endif 213d1712369SKumar Gala 214d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 215d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 216d1712369SKumar Gala 217d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 218d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 219d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 220d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 221d1712369SKumar Gala 222d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 223d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 224d1712369SKumar Gala 225d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 226d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 227d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 228d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 229d1712369SKumar Gala 23014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 231d1712369SKumar Gala 2322a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2332a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2342a9fab82SShaohui Xie #endif 2352a9fab82SShaohui Xie 236e02aea61SKumar Gala /* Nand Flash */ 237e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 238e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 239e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 240e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 241e02aea61SKumar Gala #else 242e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 243e02aea61SKumar Gala #endif 244e02aea61SKumar Gala 245e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 246e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 247e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 248e02aea61SKumar Gala #define CONFIG_CMD_NAND 249e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 250e02aea61SKumar Gala 251e02aea61SKumar Gala /* NAND flash config */ 252e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 253e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 254e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 255e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 256e02aea61SKumar Gala | BR_V) /* valid */ 257e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 258e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 259e02aea61SKumar Gala | OR_FCM_CSCT \ 260e02aea61SKumar Gala | OR_FCM_CST \ 261e02aea61SKumar Gala | OR_FCM_CHT \ 262e02aea61SKumar Gala | OR_FCM_SCY_1 \ 263e02aea61SKumar Gala | OR_FCM_TRLX \ 264e02aea61SKumar Gala | OR_FCM_EHTR) 265e02aea61SKumar Gala 266374a235dSShaohui Xie #ifdef CONFIG_NAND 267374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 268374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 269374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 270374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 271374a235dSShaohui Xie #else 272374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 273374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 274e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 275e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 276374a235dSShaohui Xie #endif 277374a235dSShaohui Xie #else 278374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 279374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 280c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 281e02aea61SKumar Gala 282d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 283d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 284d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 285d1712369SKumar Gala 286d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 287d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 288d1712369SKumar Gala #define CONFIG_MISC_INIT_R 289d1712369SKumar Gala 290d1712369SKumar Gala #define CONFIG_HWCONFIG 291d1712369SKumar Gala 292d1712369SKumar Gala /* define to use L1 as initial stack */ 293d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 294d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 295d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 296d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 297d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 298d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 299d1712369SKumar Gala /* The assembler doesn't like typecast */ 300d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 301d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 302d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 303d1712369SKumar Gala #else 304d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 307d1712369SKumar Gala #endif 308553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 309d1712369SKumar Gala 31025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 311d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 312d1712369SKumar Gala 313d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 314d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 315d1712369SKumar Gala 316d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 317d1712369SKumar Gala * open - index 2 318d1712369SKumar Gala * shorted - index 1 319d1712369SKumar Gala */ 320d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 321d1712369SKumar Gala #define CONFIG_SYS_NS16550 322d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 323d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 324d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 325d1712369SKumar Gala 326d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 327d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 328d1712369SKumar Gala 329d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 330d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 331d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 332d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 333d1712369SKumar Gala 334d1712369SKumar Gala /* Use the HUSH parser */ 335d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 336d1712369SKumar Gala 337d1712369SKumar Gala /* pass open firmware flat tree */ 338d1712369SKumar Gala #define CONFIG_OF_LIBFDT 339d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 340d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 341d1712369SKumar Gala 342d1712369SKumar Gala /* new uImage format support */ 343d1712369SKumar Gala #define CONFIG_FIT 344d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 345d1712369SKumar Gala 346d1712369SKumar Gala /* I2C */ 34700f792e0SHeiko Schocher #define CONFIG_SYS_I2C 34800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 34900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 35000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 35100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 35200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 35300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 35400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 355d1712369SKumar Gala 356d1712369SKumar Gala /* 357d1712369SKumar Gala * RapidIO 358d1712369SKumar Gala */ 359a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 360d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 361a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 362d1712369SKumar Gala #else 363a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 364d1712369SKumar Gala #endif 365a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 366d1712369SKumar Gala 367a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 368d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 369a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 370d1712369SKumar Gala #else 371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 372d1712369SKumar Gala #endif 373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 374d1712369SKumar Gala 375d1712369SKumar Gala /* 3765ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3775ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3785ffa88ecSLiu Gang */ 379b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 380b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 381b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 382b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 3833f1af81bSLiu Gang /* 384ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 3853f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 3863f1af81bSLiu Gang */ 387b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 388b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 389b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 390ff65f126SLiu Gang 3915056c8e0SLiu Gang /* slave core release by master*/ 392b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 393b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3945ffa88ecSLiu Gang 3955ffa88ecSLiu Gang /* 396461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 397292dc6c5SLiu Gang */ 398461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 399461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 400461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 401461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 402292dc6c5SLiu Gang #endif 403292dc6c5SLiu Gang 404292dc6c5SLiu Gang /* 4052dd3095dSShaohui Xie * eSPI - Enhanced SPI 4062dd3095dSShaohui Xie */ 4072dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4082dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4092dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4102dd3095dSShaohui Xie #define CONFIG_CMD_SF 4112dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4122dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4132dd3095dSShaohui Xie 4142dd3095dSShaohui Xie /* 415d1712369SKumar Gala * General PCI 416d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 417d1712369SKumar Gala */ 418d1712369SKumar Gala 419d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 420d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 421d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 422d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 423d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 424d1712369SKumar Gala #else 425d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 426d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 427d1712369SKumar Gala #endif 428d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 429d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 430d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 431d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 432d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 433d1712369SKumar Gala #else 434d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 435d1712369SKumar Gala #endif 436d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 437d1712369SKumar Gala 438d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 439d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 440d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 441d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 442d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 443d1712369SKumar Gala #else 444d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 445d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 446d1712369SKumar Gala #endif 447d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 448d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 449d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 450d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 451d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 452d1712369SKumar Gala #else 453d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 454d1712369SKumar Gala #endif 455d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 456d1712369SKumar Gala 457d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 45802bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 459d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 460d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 461d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 462d1712369SKumar Gala #else 463d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 464d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 465d1712369SKumar Gala #endif 466d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 467d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 468d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 469d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 470d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 471d1712369SKumar Gala #else 472d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 473d1712369SKumar Gala #endif 474d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 475d1712369SKumar Gala 4761bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4771bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4781bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4791bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4801bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4811bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4821bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4831bf8e9fdSKumar Gala 484d1712369SKumar Gala /* Qman/Bman */ 48524995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 486d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 487d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 488d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 489d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 490d1712369SKumar Gala #else 491d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 492d1712369SKumar Gala #endif 493d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 494d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 495d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 496d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 497d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 498d1712369SKumar Gala #else 499d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 500d1712369SKumar Gala #endif 501d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 502d1712369SKumar Gala 503d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 504d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 505d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 506ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 507ffadc441STimur Tabi /* 508ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 509ffadc441STimur Tabi * env, so we got 0x110000. 510ffadc441STimur Tabi */ 511f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 512f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 513ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 514ffadc441STimur Tabi /* 515ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 516e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 517e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 518ffadc441STimur Tabi */ 519f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 520e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1680) 521ffadc441STimur Tabi #elif defined(CONFIG_NAND) 522f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 523e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 524461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 525292dc6c5SLiu Gang /* 526292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 527292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 528292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 529461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 530461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 531292dc6c5SLiu Gang */ 532292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 5333f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 534d1712369SKumar Gala #else 535f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 536e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF00000 537d1712369SKumar Gala #endif 538f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 539f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 540d1712369SKumar Gala 541d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 542d1712369SKumar Gala #define CONFIG_FMAN_ENET 5432915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5442915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5452915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 546d1712369SKumar Gala #endif 547d1712369SKumar Gala 548d1712369SKumar Gala #ifdef CONFIG_PCI 549842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 550d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 551d1712369SKumar Gala #define CONFIG_E1000 552d1712369SKumar Gala 553d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 554d1712369SKumar Gala #define CONFIG_DOS_PARTITION 555d1712369SKumar Gala #endif /* CONFIG_PCI */ 556d1712369SKumar Gala 557d1712369SKumar Gala /* SATA */ 558d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 559d1712369SKumar Gala #define CONFIG_LIBATA 560d1712369SKumar Gala #define CONFIG_FSL_SATA 561d1712369SKumar Gala 562d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 563d1712369SKumar Gala #define CONFIG_SATA1 564d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 565d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 566d1712369SKumar Gala #define CONFIG_SATA2 567d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 568d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 569d1712369SKumar Gala 570d1712369SKumar Gala #define CONFIG_LBA48 571d1712369SKumar Gala #define CONFIG_CMD_SATA 572d1712369SKumar Gala #define CONFIG_DOS_PARTITION 573d1712369SKumar Gala #define CONFIG_CMD_EXT2 574d1712369SKumar Gala #endif 575d1712369SKumar Gala 576d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 577d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 578d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 579d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 580d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 581d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 582d1712369SKumar Gala 583d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 584d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 585d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 586d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 587d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 588d1712369SKumar Gala 589d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 590d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 591d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 592d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 593d1712369SKumar Gala #endif 594d1712369SKumar Gala 595d1712369SKumar Gala /* 596d1712369SKumar Gala * Environment 597d1712369SKumar Gala */ 598d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 599d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 600d1712369SKumar Gala 601d1712369SKumar Gala /* 602d1712369SKumar Gala * Command line configuration. 603d1712369SKumar Gala */ 604d1712369SKumar Gala #include <config_cmd_default.h> 605d1712369SKumar Gala 606a000b795SKim Phillips #define CONFIG_CMD_DHCP 607d1712369SKumar Gala #define CONFIG_CMD_ELF 608d1712369SKumar Gala #define CONFIG_CMD_ERRATA 609a000b795SKim Phillips #define CONFIG_CMD_GREPENV 610d1712369SKumar Gala #define CONFIG_CMD_IRQ 611d1712369SKumar Gala #define CONFIG_CMD_I2C 612d1712369SKumar Gala #define CONFIG_CMD_MII 613d1712369SKumar Gala #define CONFIG_CMD_PING 614d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6159570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 616d1712369SKumar Gala 617d1712369SKumar Gala #ifdef CONFIG_PCI 618d1712369SKumar Gala #define CONFIG_CMD_PCI 619d1712369SKumar Gala #define CONFIG_CMD_NET 620d1712369SKumar Gala #endif 621d1712369SKumar Gala 622d1712369SKumar Gala /* 623d1712369SKumar Gala * USB 624d1712369SKumar Gala */ 6253d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6263d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6273d7506faSramneek mehresh 6283d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 629d1712369SKumar Gala #define CONFIG_CMD_USB 630d1712369SKumar Gala #define CONFIG_USB_STORAGE 631d1712369SKumar Gala #define CONFIG_USB_EHCI 632d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 633d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 634d1712369SKumar Gala #define CONFIG_CMD_EXT2 6353d7506faSramneek mehresh #endif 636d1712369SKumar Gala 637d1712369SKumar Gala #ifdef CONFIG_MMC 638d1712369SKumar Gala #define CONFIG_FSL_ESDHC 639d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 640d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 641d1712369SKumar Gala #define CONFIG_CMD_MMC 642d1712369SKumar Gala #define CONFIG_GENERIC_MMC 643d1712369SKumar Gala #define CONFIG_CMD_EXT2 644d1712369SKumar Gala #define CONFIG_CMD_FAT 645d1712369SKumar Gala #define CONFIG_DOS_PARTITION 646d1712369SKumar Gala #endif 647d1712369SKumar Gala 648d1712369SKumar Gala /* 649d1712369SKumar Gala * Miscellaneous configurable options 650d1712369SKumar Gala */ 651d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 652d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 653d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 654d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 655d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 656d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 657d1712369SKumar Gala #else 658d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 659d1712369SKumar Gala #endif 660d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 661d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 662d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 663d1712369SKumar Gala 664d1712369SKumar Gala /* 665d1712369SKumar Gala * For booting Linux, the board info and command line data 666a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 667d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 668d1712369SKumar Gala */ 669a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 670a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 671d1712369SKumar Gala 672d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 673d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 674d1712369SKumar Gala #endif 675d1712369SKumar Gala 676d1712369SKumar Gala /* 677d1712369SKumar Gala * Environment Configuration 678d1712369SKumar Gala */ 6798b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 680b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 681d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 682d1712369SKumar Gala 683d1712369SKumar Gala /* default location for tftp and bootm */ 684d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 685d1712369SKumar Gala 686d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 687d1712369SKumar Gala 688d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 689d1712369SKumar Gala 690055ce080STimur Tabi #ifdef CONFIG_P4080DS 69168d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 69268d4230cSRamneek Mehresh #else 69368d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 69468d4230cSRamneek Mehresh #endif 69568d4230cSRamneek Mehresh 696d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 697c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 69868d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 69955964bb6Sramneek mehresh "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 70055964bb6Sramneek mehresh "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 701d1712369SKumar Gala "netdev=eth0\0" \ 7025368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7035368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 704c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 705c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 706c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 707c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 708c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 709c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 710d1712369SKumar Gala "consoledev=ttyS0\0" \ 711d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 712d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 713d1712369SKumar Gala "fdtaddr=c00000\0" \ 714d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 715d1712369SKumar Gala "bdev=sda3\0" \ 716ffadc441STimur Tabi "c=ffe\0" 717d1712369SKumar Gala 718d1712369SKumar Gala #define CONFIG_HDBOOT \ 719d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 720d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 721d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 722d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 723d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 724d1712369SKumar Gala 725d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 726d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 727d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 728d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 729d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 730d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 731d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 732d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 733d1712369SKumar Gala 734d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 735d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 736d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 737d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 738d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 739d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 740d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 741d1712369SKumar Gala 742d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 743d1712369SKumar Gala 7447065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7457065b7d4SRuchika Gupta 746d1712369SKumar Gala #endif /* __CONFIG_H */ 747