xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision be827c7ab033c972c87f9b1f36a0d574a14b2acb)
1d1712369SKumar Gala /*
2a09b9b68SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
4d1712369SKumar Gala  * See file CREDITS for list of people who contributed to this
5d1712369SKumar Gala  * project.
6d1712369SKumar Gala  *
7d1712369SKumar Gala  * This program is free software; you can redistribute it and/or
8d1712369SKumar Gala  * modify it under the terms of the GNU General Public License as
9d1712369SKumar Gala  * published by the Free Software Foundation; either version 2 of
10d1712369SKumar Gala  * the License, or (at your option) any later version.
11d1712369SKumar Gala  *
12d1712369SKumar Gala  * This program is distributed in the hope that it will be useful,
13d1712369SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d1712369SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15d1712369SKumar Gala  * GNU General Public License for more details.
16d1712369SKumar Gala  *
17d1712369SKumar Gala  * You should have received a copy of the GNU General Public License
18d1712369SKumar Gala  * along with this program; if not, write to the Free Software
19d1712369SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20d1712369SKumar Gala  * MA 02111-1307 USA
21d1712369SKumar Gala  */
22d1712369SKumar Gala 
23d1712369SKumar Gala /*
24d1712369SKumar Gala  * Corenet DS style board configuration file
25d1712369SKumar Gala  */
26d1712369SKumar Gala #ifndef __CONFIG_H
27d1712369SKumar Gala #define __CONFIG_H
28d1712369SKumar Gala 
29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
30d1712369SKumar Gala 
312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
342a9fab82SShaohui Xie #endif
352a9fab82SShaohui Xie 
36d1712369SKumar Gala /* High Level Configuration Options */
37d1712369SKumar Gala #define CONFIG_BOOKE
38d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
39d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
40d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
41d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
42d1712369SKumar Gala #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
43d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
44d1712369SKumar Gala 
45ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
46ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
47ed179152SKumar Gala #endif
48ed179152SKumar Gala 
497a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
507a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
517a577fdaSKumar Gala #endif
527a577fdaSKumar Gala 
53d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
54d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
55d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
56d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
57d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
58d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
59d1712369SKumar Gala #define CONFIG_PCIE3			/* PCIE controler 3 */
60d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
61d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
62d1712369SKumar Gala 
63a09b9b68SKumar Gala #define CONFIG_SYS_SRIO
64d1712369SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
65d1712369SKumar Gala #define CONFIG_SRIO2			/* SRIO port 2 */
66d1712369SKumar Gala 
67d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
68d1712369SKumar Gala 
69d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
70d1712369SKumar Gala 
71d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
72d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
73d1712369SKumar Gala #else
74d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
75d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
76*be827c7aSShaohui Xie #endif
77*be827c7aSShaohui Xie 
78*be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
79*be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
80*be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
81*be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
82*be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
83*be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
84*be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
85*be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
86*be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
87*be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
88*be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
89*be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
90*be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
91*be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
92*be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
93*be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET		(512 * 1097)
94*be827c7aSShaohui Xie #else
95*be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
962a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
97*be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
98*be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
99d1712369SKumar Gala #endif
100d1712369SKumar Gala 
101d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
102d1712369SKumar Gala 
103d1712369SKumar Gala /*
104d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
105d1712369SKumar Gala  */
106d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
107d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
108d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
109d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1108ed20f2cSYork Sun #define	CONFIG_DDR_ECC
111d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
112d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
113d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
114d1712369SKumar Gala #endif
115d1712369SKumar Gala 
116d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
117d1712369SKumar Gala 
118d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
119d1712369SKumar Gala #define CONFIG_ADDR_MAP
120d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
121d1712369SKumar Gala #endif
122d1712369SKumar Gala 
1234672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
124d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
125d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
126d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
127d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
128d1712369SKumar Gala 
129d1712369SKumar Gala /*
1302a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1312a9fab82SShaohui Xie  */
1322a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1332a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1342a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1352a9fab82SShaohui Xie #else
1362a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1372a9fab82SShaohui Xie #endif
1382a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1392a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1402a9fab82SShaohui Xie 
1412a9fab82SShaohui Xie /*
142d1712369SKumar Gala  * Base addresses -- Note these are effective addresses where the
143d1712369SKumar Gala  * actual resources get mapped (not physical addresses)
144d1712369SKumar Gala  */
145d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT	0xfe000000	/* CCSRBAR Default */
146d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR		0xfe000000	/* relocated CCSRBAR */
147d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
148d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		0xffe000000ull	/* physical addr of CCSRBAR */
149d1712369SKumar Gala #else
150d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
151d1712369SKumar Gala #endif
152d1712369SKumar Gala #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
153d1712369SKumar Gala 
154d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
155d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
156d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
157d1712369SKumar Gala #endif
158d1712369SKumar Gala 
159d1712369SKumar Gala /* EEPROM */
160d1712369SKumar Gala #define CONFIG_ID_EEPROM
161d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
162d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
163d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
164d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
165d1712369SKumar Gala 
166d1712369SKumar Gala /*
167d1712369SKumar Gala  * DDR Setup
168d1712369SKumar Gala  */
169d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
170d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
171d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
172d1712369SKumar Gala 
173d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
17490870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
175d1712369SKumar Gala 
176d1712369SKumar Gala #define CONFIG_DDR_SPD
177d1712369SKumar Gala #define CONFIG_FSL_DDR3
178d1712369SKumar Gala 
179d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
180d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
181d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
182e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
18328a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
184d1712369SKumar Gala 
185d1712369SKumar Gala /*
186d1712369SKumar Gala  * Local Bus Definitions
187d1712369SKumar Gala  */
188d1712369SKumar Gala 
189d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
190d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
191d1712369SKumar Gala 
192d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
193d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
194d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
195d1712369SKumar Gala #else
196d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
197d1712369SKumar Gala #endif
198d1712369SKumar Gala 
199d1712369SKumar Gala #define CONFIG_SYS_BR0_PRELIM \
200d1712369SKumar Gala 	(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
201d1712369SKumar Gala 	 BR_PS_16 | BR_V)
202d1712369SKumar Gala #define CONFIG_SYS_OR0_PRELIM	((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
203d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
204d1712369SKumar Gala 
205d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
206d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
207d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
208d1712369SKumar Gala 
209d1712369SKumar Gala #define CONFIG_FSL_NGPIXIS		/* use common ngPIXIS code */
210d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
211d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
212d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
213d1712369SKumar Gala #else
214d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
215d1712369SKumar Gala #endif
216d1712369SKumar Gala 
217d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
218d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
219d1712369SKumar Gala 
220d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
221d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
222d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
223d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
224d1712369SKumar Gala 
225d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
226d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
227d1712369SKumar Gala 
228d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
229d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
230d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
231d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
232d1712369SKumar Gala 
23314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
234d1712369SKumar Gala 
2352a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2362a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2372a9fab82SShaohui Xie #endif
2382a9fab82SShaohui Xie 
239e02aea61SKumar Gala /* Nand Flash */
240e02aea61SKumar Gala #if defined(CONFIG_P3041DS) || defined(CONFIG_P5020DS)
241e02aea61SKumar Gala #define CONFIG_NAND_FSL_ELBC
242e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
243e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
244e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
245e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
246e02aea61SKumar Gala #else
247e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
248e02aea61SKumar Gala #endif
249e02aea61SKumar Gala 
250e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
251e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
252e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE
253e02aea61SKumar Gala #define CONFIG_CMD_NAND
254e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
255e02aea61SKumar Gala 
256e02aea61SKumar Gala /* NAND flash config */
257e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
258e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
259e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
260e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
261e02aea61SKumar Gala 			       | BR_V)		       /* valid */
262e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
263e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
264e02aea61SKumar Gala 			       | OR_FCM_CSCT \
265e02aea61SKumar Gala 			       | OR_FCM_CST \
266e02aea61SKumar Gala 			       | OR_FCM_CHT \
267e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
268e02aea61SKumar Gala 			       | OR_FCM_TRLX \
269e02aea61SKumar Gala 			       | OR_FCM_EHTR)
270e02aea61SKumar Gala 
271e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
272e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
273e02aea61SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
274e02aea61SKumar Gala #endif
275e02aea61SKumar Gala 
276d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
277d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
278d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
279d1712369SKumar Gala 
280d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
281d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
282d1712369SKumar Gala #define CONFIG_MISC_INIT_R
283d1712369SKumar Gala 
284d1712369SKumar Gala #define CONFIG_HWCONFIG
285d1712369SKumar Gala 
286d1712369SKumar Gala /* define to use L1 as initial stack */
287d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
288d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
289d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
290d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
291d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
292d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
293d1712369SKumar Gala /* The assembler doesn't like typecast */
294d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
295d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
296d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
297d1712369SKumar Gala #else
298d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
300d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
301d1712369SKumar Gala #endif
302553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
303d1712369SKumar Gala 
30425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
305d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
306d1712369SKumar Gala 
307d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
308d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
309d1712369SKumar Gala 
310d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
311d1712369SKumar Gala  * open - index 2
312d1712369SKumar Gala  * shorted - index 1
313d1712369SKumar Gala  */
314d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
315d1712369SKumar Gala #define CONFIG_SYS_NS16550
316d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
317d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
318d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
319d1712369SKumar Gala 
320d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
321d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
322d1712369SKumar Gala 
323d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
324d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
325d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
326d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
327d1712369SKumar Gala 
328d1712369SKumar Gala /* Use the HUSH parser */
329d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
330d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
331d1712369SKumar Gala 
332d1712369SKumar Gala /* pass open firmware flat tree */
333d1712369SKumar Gala #define CONFIG_OF_LIBFDT
334d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
335d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
336d1712369SKumar Gala 
337d1712369SKumar Gala /* new uImage format support */
338d1712369SKumar Gala #define CONFIG_FIT
339d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
340d1712369SKumar Gala 
341d1712369SKumar Gala /* I2C */
342d1712369SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
343d1712369SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
344d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS
345d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE
346d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
347d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE		0x7F
348d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET		0x118000
349d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET		0x118100
350d1712369SKumar Gala 
351d1712369SKumar Gala /*
352d1712369SKumar Gala  * RapidIO
353d1712369SKumar Gala  */
354a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
355d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
356a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
357d1712369SKumar Gala #else
358a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
359d1712369SKumar Gala #endif
360a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
361d1712369SKumar Gala 
362a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
363d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
364a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
365d1712369SKumar Gala #else
366a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
367d1712369SKumar Gala #endif
368a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
369d1712369SKumar Gala 
370d1712369SKumar Gala /*
3712dd3095dSShaohui Xie  * eSPI - Enhanced SPI
3722dd3095dSShaohui Xie  */
3732dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
3742dd3095dSShaohui Xie #define CONFIG_SPI_FLASH
3752dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
3762dd3095dSShaohui Xie #define CONFIG_CMD_SF
3772dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
3782dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
3792dd3095dSShaohui Xie 
3802dd3095dSShaohui Xie /*
381d1712369SKumar Gala  * General PCI
382d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
383d1712369SKumar Gala  */
384d1712369SKumar Gala 
385d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
386d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
387d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
388d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
389d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
390d1712369SKumar Gala #else
391d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
392d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
393d1712369SKumar Gala #endif
394d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
395d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
396d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
397d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
398d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
399d1712369SKumar Gala #else
400d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
401d1712369SKumar Gala #endif
402d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
403d1712369SKumar Gala 
404d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
405d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
406d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
407d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
408d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
409d1712369SKumar Gala #else
410d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
411d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
412d1712369SKumar Gala #endif
413d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
414d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
415d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
416d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
417d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
418d1712369SKumar Gala #else
419d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
420d1712369SKumar Gala #endif
421d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
422d1712369SKumar Gala 
423d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
42402bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
425d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
426d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
427d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
428d1712369SKumar Gala #else
429d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
430d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
431d1712369SKumar Gala #endif
432d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
433d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
434d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
435d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
436d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
437d1712369SKumar Gala #else
438d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
439d1712369SKumar Gala #endif
440d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
441d1712369SKumar Gala 
4421bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4431bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4441bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4451bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4461bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4471bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4481bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4491bf8e9fdSKumar Gala 
450d1712369SKumar Gala /* Qman/Bman */
45124995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
452d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
453d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
454d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
455d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
456d1712369SKumar Gala #else
457d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
458d1712369SKumar Gala #endif
459d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
460d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
461d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
462d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
463d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
464d1712369SKumar Gala #else
465d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
466d1712369SKumar Gala #endif
467d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
468d1712369SKumar Gala 
469d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
470d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
471d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
472d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR		0xEF000000
473d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
474d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS	0xFEF000000ULL
475d1712369SKumar Gala #else
476d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS	CONFIG_SYS_FMAN_FW_ADDR
477d1712369SKumar Gala #endif
478d1712369SKumar Gala 
479d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
480d1712369SKumar Gala #define CONFIG_FMAN_ENET
481d1712369SKumar Gala #endif
482d1712369SKumar Gala 
483d1712369SKumar Gala #ifdef CONFIG_PCI
484d1712369SKumar Gala #define CONFIG_NET_MULTI
485d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
486d1712369SKumar Gala #define CONFIG_E1000
487d1712369SKumar Gala 
488d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
489d1712369SKumar Gala #define CONFIG_DOS_PARTITION
490d1712369SKumar Gala #endif	/* CONFIG_PCI */
491d1712369SKumar Gala 
492d1712369SKumar Gala /* SATA */
493d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
494d1712369SKumar Gala #define CONFIG_LIBATA
495d1712369SKumar Gala #define CONFIG_FSL_SATA
496d1712369SKumar Gala 
497d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
498d1712369SKumar Gala #define CONFIG_SATA1
499d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
500d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
501d1712369SKumar Gala #define CONFIG_SATA2
502d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
503d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
504d1712369SKumar Gala 
505d1712369SKumar Gala #define CONFIG_LBA48
506d1712369SKumar Gala #define CONFIG_CMD_SATA
507d1712369SKumar Gala #define CONFIG_DOS_PARTITION
508d1712369SKumar Gala #define CONFIG_CMD_EXT2
509d1712369SKumar Gala #endif
510d1712369SKumar Gala 
511d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
512d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
513d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
514d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
515d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
516d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
517d1712369SKumar Gala 
518d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
519d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
520d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
521d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
522d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
523d1712369SKumar Gala 
524d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
525d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
526d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
527d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
528d1712369SKumar Gala #endif
529d1712369SKumar Gala 
530d1712369SKumar Gala /*
531d1712369SKumar Gala  * Environment
532d1712369SKumar Gala  */
533d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
534d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
535d1712369SKumar Gala 
536d1712369SKumar Gala /*
537d1712369SKumar Gala  * Command line configuration.
538d1712369SKumar Gala  */
539d1712369SKumar Gala #include <config_cmd_default.h>
540d1712369SKumar Gala 
541a000b795SKim Phillips #define CONFIG_CMD_DHCP
542d1712369SKumar Gala #define CONFIG_CMD_ELF
543d1712369SKumar Gala #define CONFIG_CMD_ERRATA
544a000b795SKim Phillips #define CONFIG_CMD_GREPENV
545d1712369SKumar Gala #define CONFIG_CMD_IRQ
546d1712369SKumar Gala #define CONFIG_CMD_I2C
547d1712369SKumar Gala #define CONFIG_CMD_MII
548d1712369SKumar Gala #define CONFIG_CMD_PING
549d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
550d1712369SKumar Gala 
551d1712369SKumar Gala #ifdef CONFIG_PCI
552d1712369SKumar Gala #define CONFIG_CMD_PCI
553d1712369SKumar Gala #define CONFIG_CMD_NET
554d1712369SKumar Gala #endif
555d1712369SKumar Gala 
556d1712369SKumar Gala /*
557d1712369SKumar Gala * USB
558d1712369SKumar Gala */
559d1712369SKumar Gala #define CONFIG_CMD_USB
560d1712369SKumar Gala #define CONFIG_USB_STORAGE
561d1712369SKumar Gala #define CONFIG_USB_EHCI
562d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
563d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
564d1712369SKumar Gala #define CONFIG_CMD_EXT2
565d1712369SKumar Gala 
566d1712369SKumar Gala #define CONFIG_MMC
567d1712369SKumar Gala 
568d1712369SKumar Gala #ifdef CONFIG_MMC
569d1712369SKumar Gala #define CONFIG_FSL_ESDHC
570d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
571d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
572d1712369SKumar Gala #define CONFIG_CMD_MMC
573d1712369SKumar Gala #define CONFIG_GENERIC_MMC
574d1712369SKumar Gala #define CONFIG_CMD_EXT2
575d1712369SKumar Gala #define CONFIG_CMD_FAT
576d1712369SKumar Gala #define CONFIG_DOS_PARTITION
577d1712369SKumar Gala #endif
578d1712369SKumar Gala 
579d1712369SKumar Gala /*
580d1712369SKumar Gala  * Miscellaneous configurable options
581d1712369SKumar Gala  */
582d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
583d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
584d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
585d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
586d1712369SKumar Gala #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
587d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
588d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
589d1712369SKumar Gala #else
590d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
591d1712369SKumar Gala #endif
592d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
593d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
594d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
595d1712369SKumar Gala #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
596d1712369SKumar Gala 
597d1712369SKumar Gala /*
598d1712369SKumar Gala  * For booting Linux, the board info and command line data
599a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
600d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
601d1712369SKumar Gala  */
602a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
603a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
604d1712369SKumar Gala 
605d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
606d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
607d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
608d1712369SKumar Gala #endif
609d1712369SKumar Gala 
610d1712369SKumar Gala /*
611d1712369SKumar Gala  * Environment Configuration
612d1712369SKumar Gala  */
613d1712369SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
614d1712369SKumar Gala #define CONFIG_BOOTFILE		uImage
615d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
616d1712369SKumar Gala 
617d1712369SKumar Gala /* default location for tftp and bootm */
618d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
619d1712369SKumar Gala 
620d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
621d1712369SKumar Gala 
622d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
623d1712369SKumar Gala 
624d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
625c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
626c2b3b640SEmil Medve 	"bank_intlv=cs0_cs1\0"					\
627d1712369SKumar Gala 	"netdev=eth0\0"						\
628d1712369SKumar Gala 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
62914d0a02aSWolfgang Denk 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"			\
630c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
631c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
632c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
633c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
634c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
635c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
636d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
637d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
638d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
639d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
640d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
641d1712369SKumar Gala 	"bdev=sda3\0"						\
642d1712369SKumar Gala 	"c=ffe\0"						\
643d1712369SKumar Gala 	"fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
644d1712369SKumar Gala 
645d1712369SKumar Gala #define CONFIG_HDBOOT					\
646d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
647d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
648d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
649d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
650d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
651d1712369SKumar Gala 
652d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
653d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
654d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
655d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
656d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
657d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
658d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
659d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
660d1712369SKumar Gala 
661d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
662d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
663d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
664d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
665d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
666d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
667d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
668d1712369SKumar Gala 
669d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
670d1712369SKumar Gala 
671d1712369SKumar Gala #endif	/* __CONFIG_H */
672