xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision 9570cbda76e751efbaff53cfb31fa7b34e3c5807)
1d1712369SKumar Gala /*
2a09b9b68SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
4d1712369SKumar Gala  * See file CREDITS for list of people who contributed to this
5d1712369SKumar Gala  * project.
6d1712369SKumar Gala  *
7d1712369SKumar Gala  * This program is free software; you can redistribute it and/or
8d1712369SKumar Gala  * modify it under the terms of the GNU General Public License as
9d1712369SKumar Gala  * published by the Free Software Foundation; either version 2 of
10d1712369SKumar Gala  * the License, or (at your option) any later version.
11d1712369SKumar Gala  *
12d1712369SKumar Gala  * This program is distributed in the hope that it will be useful,
13d1712369SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d1712369SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15d1712369SKumar Gala  * GNU General Public License for more details.
16d1712369SKumar Gala  *
17d1712369SKumar Gala  * You should have received a copy of the GNU General Public License
18d1712369SKumar Gala  * along with this program; if not, write to the Free Software
19d1712369SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20d1712369SKumar Gala  * MA 02111-1307 USA
21d1712369SKumar Gala  */
22d1712369SKumar Gala 
23d1712369SKumar Gala /*
24d1712369SKumar Gala  * Corenet DS style board configuration file
25d1712369SKumar Gala  */
26d1712369SKumar Gala #ifndef __CONFIG_H
27d1712369SKumar Gala #define __CONFIG_H
28d1712369SKumar Gala 
29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
30d1712369SKumar Gala 
312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
342a9fab82SShaohui Xie #endif
352a9fab82SShaohui Xie 
36d1712369SKumar Gala /* High Level Configuration Options */
37d1712369SKumar Gala #define CONFIG_BOOKE
38d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
39d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
40d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
41d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
42d1712369SKumar Gala #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
43d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
44d1712369SKumar Gala 
45ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
46ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
47ed179152SKumar Gala #endif
48ed179152SKumar Gala 
497a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
507a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
517a577fdaSKumar Gala #endif
527a577fdaSKumar Gala 
53d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
54d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
55d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
56d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
57d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
58d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
59d1712369SKumar Gala #define CONFIG_PCIE3			/* PCIE controler 3 */
60d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
61d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
62d1712369SKumar Gala 
63a09b9b68SKumar Gala #define CONFIG_SYS_SRIO
64d1712369SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
65d1712369SKumar Gala #define CONFIG_SRIO2			/* SRIO port 2 */
66d1712369SKumar Gala 
67d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
68d1712369SKumar Gala 
69d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
70d1712369SKumar Gala 
71d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
72d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
73d1712369SKumar Gala #else
74d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
75d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
7680e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
77be827c7aSShaohui Xie #endif
78be827c7aSShaohui Xie 
79be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
80be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
81be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
85be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
86be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
87be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
88be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
89be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
90be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
91be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
92be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
93be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
94be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET		(512 * 1097)
95374a235dSShaohui Xie #elif defined(CONFIG_NAND)
96374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
97374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
98374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
99374a235dSShaohui Xie #define CONFIG_ENV_OFFSET		(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
100be827c7aSShaohui Xie #else
101be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1022a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
103be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
104be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
105d1712369SKumar Gala #endif
106d1712369SKumar Gala 
107d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
108d1712369SKumar Gala 
109d1712369SKumar Gala /*
110d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
111d1712369SKumar Gala  */
112d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
113d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
114d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
115d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1168ed20f2cSYork Sun #define	CONFIG_DDR_ECC
117d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
118d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
119d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
120d1712369SKumar Gala #endif
121d1712369SKumar Gala 
122d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
123d1712369SKumar Gala 
124d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
125d1712369SKumar Gala #define CONFIG_ADDR_MAP
126d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
127d1712369SKumar Gala #endif
128d1712369SKumar Gala 
1294672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
130d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
131d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
132d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
133d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
134d1712369SKumar Gala 
135d1712369SKumar Gala /*
1362a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1372a9fab82SShaohui Xie  */
1382a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1392a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1402a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1412a9fab82SShaohui Xie #else
1422a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1432a9fab82SShaohui Xie #endif
1442a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1452a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1462a9fab82SShaohui Xie 
147d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
148d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
149d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
150d1712369SKumar Gala #endif
151d1712369SKumar Gala 
152d1712369SKumar Gala /* EEPROM */
153d1712369SKumar Gala #define CONFIG_ID_EEPROM
154d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
155d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
156d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
157d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
158d1712369SKumar Gala 
159d1712369SKumar Gala /*
160d1712369SKumar Gala  * DDR Setup
161d1712369SKumar Gala  */
162d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
163d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
164d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
165d1712369SKumar Gala 
166d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
16790870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
168d1712369SKumar Gala 
169d1712369SKumar Gala #define CONFIG_DDR_SPD
170d1712369SKumar Gala #define CONFIG_FSL_DDR3
171d1712369SKumar Gala 
172d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
173d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
174d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
175e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
17628a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
177d1712369SKumar Gala 
178d1712369SKumar Gala /*
179d1712369SKumar Gala  * Local Bus Definitions
180d1712369SKumar Gala  */
181d1712369SKumar Gala 
182d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
183d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
184d1712369SKumar Gala 
185d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
186d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
187d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
188d1712369SKumar Gala #else
189d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
190d1712369SKumar Gala #endif
191d1712369SKumar Gala 
192374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
193374a235dSShaohui Xie 		(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
194374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
195374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
196d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
197d1712369SKumar Gala 
198d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
199d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
200d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
201d1712369SKumar Gala 
202d1712369SKumar Gala #define CONFIG_FSL_NGPIXIS		/* use common ngPIXIS code */
203d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
204d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
205d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
206d1712369SKumar Gala #else
207d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
208d1712369SKumar Gala #endif
209d1712369SKumar Gala 
210d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
211d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
212d1712369SKumar Gala 
213d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
214d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
215d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
216d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
217d1712369SKumar Gala 
218d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
219d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
220d1712369SKumar Gala 
221d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
222d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
223d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
224d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
225d1712369SKumar Gala 
22614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
227d1712369SKumar Gala 
2282a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2292a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2302a9fab82SShaohui Xie #endif
2312a9fab82SShaohui Xie 
232e02aea61SKumar Gala /* Nand Flash */
233e02aea61SKumar Gala #if defined(CONFIG_P3041DS) || defined(CONFIG_P5020DS)
234e02aea61SKumar Gala #define CONFIG_NAND_FSL_ELBC
235e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
236e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
237e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
238e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
239e02aea61SKumar Gala #else
240e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
241e02aea61SKumar Gala #endif
242e02aea61SKumar Gala 
243e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
244e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
245e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE
246e02aea61SKumar Gala #define CONFIG_CMD_NAND
247e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
248e02aea61SKumar Gala 
249e02aea61SKumar Gala /* NAND flash config */
250e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
251e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
252e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
253e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
254e02aea61SKumar Gala 			       | BR_V)		       /* valid */
255e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
256e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
257e02aea61SKumar Gala 			       | OR_FCM_CSCT \
258e02aea61SKumar Gala 			       | OR_FCM_CST \
259e02aea61SKumar Gala 			       | OR_FCM_CHT \
260e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
261e02aea61SKumar Gala 			       | OR_FCM_TRLX \
262e02aea61SKumar Gala 			       | OR_FCM_EHTR)
263e02aea61SKumar Gala 
264374a235dSShaohui Xie #ifdef CONFIG_NAND
265374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
266374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
267374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
268374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
269374a235dSShaohui Xie #else
270374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
271374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
272e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
273e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
274374a235dSShaohui Xie #endif
275e02aea61SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
276374a235dSShaohui Xie #else
277374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
278374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
279e02aea61SKumar Gala #endif
280e02aea61SKumar Gala 
281d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
282d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
283d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
284d1712369SKumar Gala 
285d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
286d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
287d1712369SKumar Gala #define CONFIG_MISC_INIT_R
288d1712369SKumar Gala 
289d1712369SKumar Gala #define CONFIG_HWCONFIG
290d1712369SKumar Gala 
291d1712369SKumar Gala /* define to use L1 as initial stack */
292d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
293d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
294d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
295d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
296d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
297d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
298d1712369SKumar Gala /* The assembler doesn't like typecast */
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
300d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
301d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
302d1712369SKumar Gala #else
303d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
304d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
306d1712369SKumar Gala #endif
307553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
308d1712369SKumar Gala 
30925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
310d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
311d1712369SKumar Gala 
312d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
313d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
314d1712369SKumar Gala 
315d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
316d1712369SKumar Gala  * open - index 2
317d1712369SKumar Gala  * shorted - index 1
318d1712369SKumar Gala  */
319d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
320d1712369SKumar Gala #define CONFIG_SYS_NS16550
321d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
322d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
323d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
324d1712369SKumar Gala 
325d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
326d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
327d1712369SKumar Gala 
328d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
329d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
330d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
331d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
332d1712369SKumar Gala 
333d1712369SKumar Gala /* Use the HUSH parser */
334d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
335d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
336d1712369SKumar Gala 
337d1712369SKumar Gala /* pass open firmware flat tree */
338d1712369SKumar Gala #define CONFIG_OF_LIBFDT
339d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
340d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
341d1712369SKumar Gala 
342d1712369SKumar Gala /* new uImage format support */
343d1712369SKumar Gala #define CONFIG_FIT
344d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
345d1712369SKumar Gala 
346d1712369SKumar Gala /* I2C */
347d1712369SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
348d1712369SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
349d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS
350d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE
351d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
352d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE		0x7F
353d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET		0x118000
354d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET		0x118100
355d1712369SKumar Gala 
356d1712369SKumar Gala /*
357d1712369SKumar Gala  * RapidIO
358d1712369SKumar Gala  */
359a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
360d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
361a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
362d1712369SKumar Gala #else
363a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
364d1712369SKumar Gala #endif
365a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
366d1712369SKumar Gala 
367a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
368d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
369a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
370d1712369SKumar Gala #else
371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
372d1712369SKumar Gala #endif
373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
374d1712369SKumar Gala 
375d1712369SKumar Gala /*
3762dd3095dSShaohui Xie  * eSPI - Enhanced SPI
3772dd3095dSShaohui Xie  */
3782dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
3792dd3095dSShaohui Xie #define CONFIG_SPI_FLASH
3802dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
3812dd3095dSShaohui Xie #define CONFIG_CMD_SF
3822dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
3832dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
3842dd3095dSShaohui Xie 
3852dd3095dSShaohui Xie /*
386d1712369SKumar Gala  * General PCI
387d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
388d1712369SKumar Gala  */
389d1712369SKumar Gala 
390d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
391d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
392d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
393d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
394d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
395d1712369SKumar Gala #else
396d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
397d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
398d1712369SKumar Gala #endif
399d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
400d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
401d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
402d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
403d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
404d1712369SKumar Gala #else
405d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
406d1712369SKumar Gala #endif
407d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
408d1712369SKumar Gala 
409d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
410d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
411d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
412d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
413d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
414d1712369SKumar Gala #else
415d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
416d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
417d1712369SKumar Gala #endif
418d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
419d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
420d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
421d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
422d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
423d1712369SKumar Gala #else
424d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
425d1712369SKumar Gala #endif
426d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
427d1712369SKumar Gala 
428d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
42902bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
430d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
431d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
432d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
433d1712369SKumar Gala #else
434d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
435d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
436d1712369SKumar Gala #endif
437d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
438d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
439d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
440d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
441d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
442d1712369SKumar Gala #else
443d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
444d1712369SKumar Gala #endif
445d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
446d1712369SKumar Gala 
4471bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4481bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4491bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4501bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4511bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4521bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4531bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4541bf8e9fdSKumar Gala 
455d1712369SKumar Gala /* Qman/Bman */
45624995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
457d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
458d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
459d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
460d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
461d1712369SKumar Gala #else
462d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
463d1712369SKumar Gala #endif
464d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
465d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
466d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
467d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
468d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
469d1712369SKumar Gala #else
470d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
471d1712369SKumar Gala #endif
472d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
473d1712369SKumar Gala 
474d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
475d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
476d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
477ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
478ffadc441STimur Tabi /*
479ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
480ffadc441STimur Tabi  * env, so we got 0x110000.
481ffadc441STimur Tabi  */
482ffadc441STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH	0x110000
483ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
484ffadc441STimur Tabi /*
485ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
486ffadc441STimur Tabi  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
487ffadc441STimur Tabi  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
488ffadc441STimur Tabi  */
489ffadc441STimur Tabi #define CONFIG_SYS_QE_FW_IN_MMC		(512 * 1130)
490ffadc441STimur Tabi #elif defined(CONFIG_NAND)
491ffadc441STimur Tabi #define CONFIG_SYS_QE_FW_IN_NAND	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
492d1712369SKumar Gala #else
493ffadc441STimur Tabi #define CONFIG_SYS_FMAN_FW_ADDR		0xEF000000
494d1712369SKumar Gala #endif
495ffadc441STimur Tabi #define CONFIG_SYS_FMAN_FW_LENGTH	0x10000
496ffadc441STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_FMAN_FW_LENGTH)
497d1712369SKumar Gala 
498d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
499d1712369SKumar Gala #define CONFIG_FMAN_ENET
5002915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5012915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5022915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
503d1712369SKumar Gala #endif
504d1712369SKumar Gala 
505d1712369SKumar Gala #ifdef CONFIG_PCI
506d1712369SKumar Gala #define CONFIG_NET_MULTI
507d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
508d1712369SKumar Gala #define CONFIG_E1000
509d1712369SKumar Gala 
510d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
511d1712369SKumar Gala #define CONFIG_DOS_PARTITION
512d1712369SKumar Gala #endif	/* CONFIG_PCI */
513d1712369SKumar Gala 
514d1712369SKumar Gala /* SATA */
515d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
516d1712369SKumar Gala #define CONFIG_LIBATA
517d1712369SKumar Gala #define CONFIG_FSL_SATA
518d1712369SKumar Gala 
519d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
520d1712369SKumar Gala #define CONFIG_SATA1
521d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
522d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
523d1712369SKumar Gala #define CONFIG_SATA2
524d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
525d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
526d1712369SKumar Gala 
527d1712369SKumar Gala #define CONFIG_LBA48
528d1712369SKumar Gala #define CONFIG_CMD_SATA
529d1712369SKumar Gala #define CONFIG_DOS_PARTITION
530d1712369SKumar Gala #define CONFIG_CMD_EXT2
531d1712369SKumar Gala #endif
532d1712369SKumar Gala 
533d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
534d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
535d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
536d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
537d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
538d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
539d1712369SKumar Gala 
540d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
541d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
542d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
543d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
544d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
545d1712369SKumar Gala 
546d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
547d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
548d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
549d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
550d1712369SKumar Gala #endif
551d1712369SKumar Gala 
552d1712369SKumar Gala /*
553d1712369SKumar Gala  * Environment
554d1712369SKumar Gala  */
555d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
556d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
557d1712369SKumar Gala 
558d1712369SKumar Gala /*
559d1712369SKumar Gala  * Command line configuration.
560d1712369SKumar Gala  */
561d1712369SKumar Gala #include <config_cmd_default.h>
562d1712369SKumar Gala 
563a000b795SKim Phillips #define CONFIG_CMD_DHCP
564d1712369SKumar Gala #define CONFIG_CMD_ELF
565d1712369SKumar Gala #define CONFIG_CMD_ERRATA
566a000b795SKim Phillips #define CONFIG_CMD_GREPENV
567d1712369SKumar Gala #define CONFIG_CMD_IRQ
568d1712369SKumar Gala #define CONFIG_CMD_I2C
569d1712369SKumar Gala #define CONFIG_CMD_MII
570d1712369SKumar Gala #define CONFIG_CMD_PING
571d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
572*9570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
573d1712369SKumar Gala 
574d1712369SKumar Gala #ifdef CONFIG_PCI
575d1712369SKumar Gala #define CONFIG_CMD_PCI
576d1712369SKumar Gala #define CONFIG_CMD_NET
577d1712369SKumar Gala #endif
578d1712369SKumar Gala 
579d1712369SKumar Gala /*
580d1712369SKumar Gala * USB
581d1712369SKumar Gala */
582d1712369SKumar Gala #define CONFIG_CMD_USB
583d1712369SKumar Gala #define CONFIG_USB_STORAGE
584d1712369SKumar Gala #define CONFIG_USB_EHCI
585d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
586d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
587d1712369SKumar Gala #define CONFIG_CMD_EXT2
588a3a3e7b2SShaohui Xie #define CONFIG_HAS_FSL_DR_USB
589d1712369SKumar Gala 
590d1712369SKumar Gala #define CONFIG_MMC
591d1712369SKumar Gala 
592d1712369SKumar Gala #ifdef CONFIG_MMC
593d1712369SKumar Gala #define CONFIG_FSL_ESDHC
594d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
595d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
596d1712369SKumar Gala #define CONFIG_CMD_MMC
597d1712369SKumar Gala #define CONFIG_GENERIC_MMC
598d1712369SKumar Gala #define CONFIG_CMD_EXT2
599d1712369SKumar Gala #define CONFIG_CMD_FAT
600d1712369SKumar Gala #define CONFIG_DOS_PARTITION
601d1712369SKumar Gala #endif
602d1712369SKumar Gala 
603d1712369SKumar Gala /*
604d1712369SKumar Gala  * Miscellaneous configurable options
605d1712369SKumar Gala  */
606d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
607d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
608d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
609d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
610d1712369SKumar Gala #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
611d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
612d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
613d1712369SKumar Gala #else
614d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
615d1712369SKumar Gala #endif
616d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
617d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
618d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
619d1712369SKumar Gala #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
620d1712369SKumar Gala 
621d1712369SKumar Gala /*
622d1712369SKumar Gala  * For booting Linux, the board info and command line data
623a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
624d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
625d1712369SKumar Gala  */
626a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
627a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
628d1712369SKumar Gala 
629d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
630d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
631d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
632d1712369SKumar Gala #endif
633d1712369SKumar Gala 
634d1712369SKumar Gala /*
635d1712369SKumar Gala  * Environment Configuration
636d1712369SKumar Gala  */
637d1712369SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
638d1712369SKumar Gala #define CONFIG_BOOTFILE		uImage
639d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
640d1712369SKumar Gala 
641d1712369SKumar Gala /* default location for tftp and bootm */
642d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
643d1712369SKumar Gala 
644d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
645d1712369SKumar Gala 
646d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
647d1712369SKumar Gala 
64868d4230cSRamneek Mehresh #if defined(CONFIG_P4080DS)
64968d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
65068d4230cSRamneek Mehresh #else
65168d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
65268d4230cSRamneek Mehresh #endif
65368d4230cSRamneek Mehresh 
654d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
655c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
65668d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
65768d4230cSRamneek Mehresh 	"usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\
658d1712369SKumar Gala 	"netdev=eth0\0"						\
659d1712369SKumar Gala 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
66014d0a02aSWolfgang Denk 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"			\
661c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
662c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
663c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
664c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
665c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
666c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
667d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
668d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
669d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
670d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
671d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
672d1712369SKumar Gala 	"bdev=sda3\0"						\
673ffadc441STimur Tabi 	"c=ffe\0"
674d1712369SKumar Gala 
675d1712369SKumar Gala #define CONFIG_HDBOOT					\
676d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
677d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
678d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
679d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
680d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
681d1712369SKumar Gala 
682d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
683d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
684d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
685d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
686d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
687d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
688d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
689d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
690d1712369SKumar Gala 
691d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
692d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
693d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
694d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
695d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
696d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
697d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
698d1712369SKumar Gala 
699d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
700d1712369SKumar Gala 
701d1712369SKumar Gala #endif	/* __CONFIG_H */
702