1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 345d898a00SShaohui Xie #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg 355d898a00SShaohui Xie #if defined(CONFIG_P3041DS) 365d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg 375d898a00SShaohui Xie #elif defined(CONFIG_P4080DS) 385d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg 395d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 405d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg 41*94025b1cSShaohui Xie #elif defined(CONFIG_P5040DS) 42*94025b1cSShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg 435d898a00SShaohui Xie #endif 442a9fab82SShaohui Xie #endif 452a9fab82SShaohui Xie 46461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 47292dc6c5SLiu Gang /* Set 1M boot space */ 48461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 49461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 50461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 51292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 52292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 53292dc6c5SLiu Gang #endif 54292dc6c5SLiu Gang 55d1712369SKumar Gala /* High Level Configuration Options */ 56d1712369SKumar Gala #define CONFIG_BOOKE 57d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 58d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 59d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 60d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 61d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 62d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 63d1712369SKumar Gala 64ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 65ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 66ed179152SKumar Gala #endif 67ed179152SKumar Gala 687a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 697a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 707a577fdaSKumar Gala #endif 717a577fdaSKumar Gala 72d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 73d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 74d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 75d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 76d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 77d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 78d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 79d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 80d1712369SKumar Gala 81d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 82d1712369SKumar Gala 83d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 84d1712369SKumar Gala 85d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 86461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 87d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 880a85a9e7SLiu Gang #endif 89d1712369SKumar Gala #else 90d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 91d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 9280e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 93be827c7aSShaohui Xie #endif 94be827c7aSShaohui Xie 95be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 96be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 97be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 98be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 99be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 100be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 101be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 102be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 103be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 104be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 105be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 106be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 107be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 1084394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 109be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 110be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 111be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET (512 * 1097) 112374a235dSShaohui Xie #elif defined(CONFIG_NAND) 113374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 114374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 115374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 116374a235dSShaohui Xie #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 117461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1180a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1190a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1200a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 121fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 122fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 123be827c7aSShaohui Xie #else 124be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1252a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 126be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 127be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 128d1712369SKumar Gala #endif 129d1712369SKumar Gala 130d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 131d1712369SKumar Gala 132d1712369SKumar Gala /* 133d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 134d1712369SKumar Gala */ 135d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 136d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 137d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 138d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1398ed20f2cSYork Sun #define CONFIG_DDR_ECC 140d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 141d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 142d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 143d1712369SKumar Gala #endif 144d1712369SKumar Gala 145d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 146d1712369SKumar Gala 147d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 148d1712369SKumar Gala #define CONFIG_ADDR_MAP 149d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 150d1712369SKumar Gala #endif 151d1712369SKumar Gala 1524672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 153d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 154d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 155d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 156d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 157d1712369SKumar Gala 158d1712369SKumar Gala /* 1592a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1602a9fab82SShaohui Xie */ 1612a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1622a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1632a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1642a9fab82SShaohui Xie #else 1652a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1662a9fab82SShaohui Xie #endif 1672a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1682a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1692a9fab82SShaohui Xie 170d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 171d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 172d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 173d1712369SKumar Gala #endif 174d1712369SKumar Gala 175d1712369SKumar Gala /* EEPROM */ 176d1712369SKumar Gala #define CONFIG_ID_EEPROM 177d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 178d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 179d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 180d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 181d1712369SKumar Gala 182d1712369SKumar Gala /* 183d1712369SKumar Gala * DDR Setup 184d1712369SKumar Gala */ 185d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 186d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 187d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 188d1712369SKumar Gala 189d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 19090870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 191d1712369SKumar Gala 192d1712369SKumar Gala #define CONFIG_DDR_SPD 193d1712369SKumar Gala #define CONFIG_FSL_DDR3 194d1712369SKumar Gala 195d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 196d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 197d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 198e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 19928a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 200d1712369SKumar Gala 201d1712369SKumar Gala /* 202d1712369SKumar Gala * Local Bus Definitions 203d1712369SKumar Gala */ 204d1712369SKumar Gala 205d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 206d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 207d1712369SKumar Gala 208d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 209d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 210d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 211d1712369SKumar Gala #else 212d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 213d1712369SKumar Gala #endif 214d1712369SKumar Gala 215374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2167ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 217374a235dSShaohui Xie | BR_PS_16 | BR_V) 218374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 219d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 220d1712369SKumar Gala 221d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 222d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 223d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 224d1712369SKumar Gala 225d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 226d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 227d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 228d1712369SKumar Gala #else 229d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 230d1712369SKumar Gala #endif 231d1712369SKumar Gala 232d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 233d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 234d1712369SKumar Gala 235d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 236d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 237d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 238d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 239d1712369SKumar Gala 240d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 241d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 242d1712369SKumar Gala 243d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 244d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 245d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 246d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 247d1712369SKumar Gala 24814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 249d1712369SKumar Gala 2502a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2512a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2522a9fab82SShaohui Xie #endif 2532a9fab82SShaohui Xie 254e02aea61SKumar Gala /* Nand Flash */ 255e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 256e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 257e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 258e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 259e02aea61SKumar Gala #else 260e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 261e02aea61SKumar Gala #endif 262e02aea61SKumar Gala 263e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 264e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 265e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 266e02aea61SKumar Gala #define CONFIG_CMD_NAND 267e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 268e02aea61SKumar Gala 269e02aea61SKumar Gala /* NAND flash config */ 270e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 271e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 272e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 273e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 274e02aea61SKumar Gala | BR_V) /* valid */ 275e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 276e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 277e02aea61SKumar Gala | OR_FCM_CSCT \ 278e02aea61SKumar Gala | OR_FCM_CST \ 279e02aea61SKumar Gala | OR_FCM_CHT \ 280e02aea61SKumar Gala | OR_FCM_SCY_1 \ 281e02aea61SKumar Gala | OR_FCM_TRLX \ 282e02aea61SKumar Gala | OR_FCM_EHTR) 283e02aea61SKumar Gala 284374a235dSShaohui Xie #ifdef CONFIG_NAND 285374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 286374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 287374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 288374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 289374a235dSShaohui Xie #else 290374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 291374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 292e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 293e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 294374a235dSShaohui Xie #endif 295374a235dSShaohui Xie #else 296374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 297374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 298c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 299e02aea61SKumar Gala 300d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 301d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 302d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 303d1712369SKumar Gala 304d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 305d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 306d1712369SKumar Gala #define CONFIG_MISC_INIT_R 307d1712369SKumar Gala 308d1712369SKumar Gala #define CONFIG_HWCONFIG 309d1712369SKumar Gala 310d1712369SKumar Gala /* define to use L1 as initial stack */ 311d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 312d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 313d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 314d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 315d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 316d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 317d1712369SKumar Gala /* The assembler doesn't like typecast */ 318d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 319d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 320d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 321d1712369SKumar Gala #else 322d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 323d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 324d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 325d1712369SKumar Gala #endif 326553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 327d1712369SKumar Gala 32825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 329d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 330d1712369SKumar Gala 331d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 332d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 333d1712369SKumar Gala 334d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 335d1712369SKumar Gala * open - index 2 336d1712369SKumar Gala * shorted - index 1 337d1712369SKumar Gala */ 338d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 339d1712369SKumar Gala #define CONFIG_SYS_NS16550 340d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 341d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 342d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 343d1712369SKumar Gala 344d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 345d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 346d1712369SKumar Gala 347d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 348d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 349d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 350d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 351d1712369SKumar Gala 352d1712369SKumar Gala /* Use the HUSH parser */ 353d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 354d1712369SKumar Gala 355d1712369SKumar Gala /* pass open firmware flat tree */ 356d1712369SKumar Gala #define CONFIG_OF_LIBFDT 357d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 358d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 359d1712369SKumar Gala 360d1712369SKumar Gala /* new uImage format support */ 361d1712369SKumar Gala #define CONFIG_FIT 362d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 363d1712369SKumar Gala 364d1712369SKumar Gala /* I2C */ 365d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 366d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 367d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 368d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 369d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 370d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 371d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 372d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 373d1712369SKumar Gala 374d1712369SKumar Gala /* 375d1712369SKumar Gala * RapidIO 376d1712369SKumar Gala */ 377a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 378d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 379a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 380d1712369SKumar Gala #else 381a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 382d1712369SKumar Gala #endif 383a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 384d1712369SKumar Gala 385a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 386d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 387a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 388d1712369SKumar Gala #else 389a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 390d1712369SKumar Gala #endif 391a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 392d1712369SKumar Gala 393d1712369SKumar Gala /* 3945ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3955ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3965ffa88ecSLiu Gang */ 397b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 398b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 399b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 400b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 4013f1af81bSLiu Gang /* 402ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 4033f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 4043f1af81bSLiu Gang */ 405b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 406b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 407b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 408ff65f126SLiu Gang 4095056c8e0SLiu Gang /* slave core release by master*/ 410b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 411b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 4125ffa88ecSLiu Gang 4135ffa88ecSLiu Gang /* 414461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 415292dc6c5SLiu Gang */ 416461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 417461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 418461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 419461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 420292dc6c5SLiu Gang #endif 421292dc6c5SLiu Gang 422292dc6c5SLiu Gang /* 4232dd3095dSShaohui Xie * eSPI - Enhanced SPI 4242dd3095dSShaohui Xie */ 4252dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4262dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4272dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4282dd3095dSShaohui Xie #define CONFIG_CMD_SF 4292dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4302dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4312dd3095dSShaohui Xie 4322dd3095dSShaohui Xie /* 433d1712369SKumar Gala * General PCI 434d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 435d1712369SKumar Gala */ 436d1712369SKumar Gala 437d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 438d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 439d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 440d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 441d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 442d1712369SKumar Gala #else 443d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 444d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 445d1712369SKumar Gala #endif 446d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 447d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 448d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 449d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 450d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 451d1712369SKumar Gala #else 452d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 453d1712369SKumar Gala #endif 454d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 455d1712369SKumar Gala 456d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 457d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 458d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 459d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 460d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 461d1712369SKumar Gala #else 462d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 463d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 464d1712369SKumar Gala #endif 465d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 466d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 467d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 468d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 469d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 470d1712369SKumar Gala #else 471d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 472d1712369SKumar Gala #endif 473d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 474d1712369SKumar Gala 475d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 47602bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 477d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 478d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 479d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 480d1712369SKumar Gala #else 481d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 482d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 483d1712369SKumar Gala #endif 484d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 485d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 486d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 487d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 488d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 489d1712369SKumar Gala #else 490d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 491d1712369SKumar Gala #endif 492d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 493d1712369SKumar Gala 4941bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4951bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4961bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4971bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4981bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4991bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 5001bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 5011bf8e9fdSKumar Gala 502d1712369SKumar Gala /* Qman/Bman */ 50324995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 504d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 505d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 506d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 507d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 508d1712369SKumar Gala #else 509d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 510d1712369SKumar Gala #endif 511d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 512d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 513d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 514d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 515d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 516d1712369SKumar Gala #else 517d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 518d1712369SKumar Gala #endif 519d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 520d1712369SKumar Gala 521d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 522d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 523d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 524ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 525ffadc441STimur Tabi /* 526ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 527ffadc441STimur Tabi * env, so we got 0x110000. 528ffadc441STimur Tabi */ 529f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 530f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 531ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 532ffadc441STimur Tabi /* 533ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 534ffadc441STimur Tabi * about 545KB (1089 blocks), Env is stored after the image, and the env size is 535ffadc441STimur Tabi * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 536ffadc441STimur Tabi */ 537f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 538f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 539ffadc441STimur Tabi #elif defined(CONFIG_NAND) 540f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 541f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 542461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 543292dc6c5SLiu Gang /* 544292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 545292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 546292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 547461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 548461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 549292dc6c5SLiu Gang */ 550292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 5513f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 552d1712369SKumar Gala #else 553f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 554021382caSYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000 555d1712369SKumar Gala #endif 556f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 557f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 558d1712369SKumar Gala 559d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 560d1712369SKumar Gala #define CONFIG_FMAN_ENET 5612915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5622915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5632915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 564d1712369SKumar Gala #endif 565d1712369SKumar Gala 566d1712369SKumar Gala #ifdef CONFIG_PCI 567d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 568d1712369SKumar Gala #define CONFIG_E1000 569d1712369SKumar Gala 570d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 571d1712369SKumar Gala #define CONFIG_DOS_PARTITION 572d1712369SKumar Gala #endif /* CONFIG_PCI */ 573d1712369SKumar Gala 574d1712369SKumar Gala /* SATA */ 575d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 576d1712369SKumar Gala #define CONFIG_LIBATA 577d1712369SKumar Gala #define CONFIG_FSL_SATA 578d1712369SKumar Gala 579d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 580d1712369SKumar Gala #define CONFIG_SATA1 581d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 582d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 583d1712369SKumar Gala #define CONFIG_SATA2 584d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 585d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 586d1712369SKumar Gala 587d1712369SKumar Gala #define CONFIG_LBA48 588d1712369SKumar Gala #define CONFIG_CMD_SATA 589d1712369SKumar Gala #define CONFIG_DOS_PARTITION 590d1712369SKumar Gala #define CONFIG_CMD_EXT2 591d1712369SKumar Gala #endif 592d1712369SKumar Gala 593d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 594d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 595d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 596d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 597d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 598d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 599d1712369SKumar Gala 600d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 601d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 602d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 603d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 604d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 605d1712369SKumar Gala 606d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 607d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 608d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 609d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 610d1712369SKumar Gala #endif 611d1712369SKumar Gala 612d1712369SKumar Gala /* 613d1712369SKumar Gala * Environment 614d1712369SKumar Gala */ 615d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 616d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 617d1712369SKumar Gala 618d1712369SKumar Gala /* 619d1712369SKumar Gala * Command line configuration. 620d1712369SKumar Gala */ 621d1712369SKumar Gala #include <config_cmd_default.h> 622d1712369SKumar Gala 623a000b795SKim Phillips #define CONFIG_CMD_DHCP 624d1712369SKumar Gala #define CONFIG_CMD_ELF 625d1712369SKumar Gala #define CONFIG_CMD_ERRATA 626a000b795SKim Phillips #define CONFIG_CMD_GREPENV 627d1712369SKumar Gala #define CONFIG_CMD_IRQ 628d1712369SKumar Gala #define CONFIG_CMD_I2C 629d1712369SKumar Gala #define CONFIG_CMD_MII 630d1712369SKumar Gala #define CONFIG_CMD_PING 631d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6329570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 633d1712369SKumar Gala 634d1712369SKumar Gala #ifdef CONFIG_PCI 635d1712369SKumar Gala #define CONFIG_CMD_PCI 636d1712369SKumar Gala #define CONFIG_CMD_NET 637d1712369SKumar Gala #endif 638d1712369SKumar Gala 639d1712369SKumar Gala /* 640d1712369SKumar Gala * USB 641d1712369SKumar Gala */ 6423d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6433d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6443d7506faSramneek mehresh 6453d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 646d1712369SKumar Gala #define CONFIG_CMD_USB 647d1712369SKumar Gala #define CONFIG_USB_STORAGE 648d1712369SKumar Gala #define CONFIG_USB_EHCI 649d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 650d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 651d1712369SKumar Gala #define CONFIG_CMD_EXT2 6523d7506faSramneek mehresh #endif 653d1712369SKumar Gala 654d1712369SKumar Gala #ifdef CONFIG_MMC 655d1712369SKumar Gala #define CONFIG_FSL_ESDHC 656d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 657d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 658d1712369SKumar Gala #define CONFIG_CMD_MMC 659d1712369SKumar Gala #define CONFIG_GENERIC_MMC 660d1712369SKumar Gala #define CONFIG_CMD_EXT2 661d1712369SKumar Gala #define CONFIG_CMD_FAT 662d1712369SKumar Gala #define CONFIG_DOS_PARTITION 663d1712369SKumar Gala #endif 664d1712369SKumar Gala 665d1712369SKumar Gala /* 666d1712369SKumar Gala * Miscellaneous configurable options 667d1712369SKumar Gala */ 668d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 669d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 670d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 671d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 672d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 673d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 674d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 675d1712369SKumar Gala #else 676d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 677d1712369SKumar Gala #endif 678d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 679d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 680d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 681d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 682d1712369SKumar Gala 683d1712369SKumar Gala /* 684d1712369SKumar Gala * For booting Linux, the board info and command line data 685a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 686d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 687d1712369SKumar Gala */ 688a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 689a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 690d1712369SKumar Gala 691d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 692d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 693d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 694d1712369SKumar Gala #endif 695d1712369SKumar Gala 696d1712369SKumar Gala /* 697d1712369SKumar Gala * Environment Configuration 698d1712369SKumar Gala */ 6998b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 700b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 701d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 702d1712369SKumar Gala 703d1712369SKumar Gala /* default location for tftp and bootm */ 704d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 705d1712369SKumar Gala 706d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 707d1712369SKumar Gala 708d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 709d1712369SKumar Gala 710055ce080STimur Tabi #ifdef CONFIG_P4080DS 71168d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 71268d4230cSRamneek Mehresh #else 71368d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 71468d4230cSRamneek Mehresh #endif 71568d4230cSRamneek Mehresh 716d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 717c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 71868d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 7199e186857SShaohui Xie "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 7205368c55dSMarek Vasut "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 721d1712369SKumar Gala "netdev=eth0\0" \ 7225368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7235368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 724c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 725c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 726c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 727c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 728c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 729c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 730d1712369SKumar Gala "consoledev=ttyS0\0" \ 731d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 732d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 733d1712369SKumar Gala "fdtaddr=c00000\0" \ 734d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 735d1712369SKumar Gala "bdev=sda3\0" \ 736ffadc441STimur Tabi "c=ffe\0" 737d1712369SKumar Gala 738d1712369SKumar Gala #define CONFIG_HDBOOT \ 739d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 740d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 741d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 742d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 743d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 744d1712369SKumar Gala 745d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 746d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 747d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 748d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 749d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 750d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 751d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 752d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 753d1712369SKumar Gala 754d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 755d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 756d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 757d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 758d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 759d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 760d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 761d1712369SKumar Gala 762d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 763d1712369SKumar Gala 7647065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 7657065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7667065b7d4SRuchika Gupta #endif 7677065b7d4SRuchika Gupta 768d1712369SKumar Gala #endif /* __CONFIG_H */ 769