1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5d1712369SKumar Gala */ 6d1712369SKumar Gala 7d1712369SKumar Gala /* 8d1712369SKumar Gala * Corenet DS style board configuration file 9d1712369SKumar Gala */ 10d1712369SKumar Gala #ifndef __CONFIG_H 11d1712369SKumar Gala #define __CONFIG_H 12d1712369SKumar Gala 1315672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD 1415672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO 1515672c6dSYork Sun 16d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 17d1712369SKumar Gala 182a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 192a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 202a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 21e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 225d898a00SShaohui Xie #if defined(CONFIG_P3041DS) 23e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 245d898a00SShaohui Xie #elif defined(CONFIG_P4080DS) 25e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 265d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 27e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 2894025b1cSShaohui Xie #elif defined(CONFIG_P5040DS) 29e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 305d898a00SShaohui Xie #endif 312a9fab82SShaohui Xie #endif 322a9fab82SShaohui Xie 33461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 34292dc6c5SLiu Gang /* Set 1M boot space */ 35461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 36461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 37461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 38292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 39292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 40292dc6c5SLiu Gang #endif 41292dc6c5SLiu Gang 42d1712369SKumar Gala /* High Level Configuration Options */ 43d1712369SKumar Gala #define CONFIG_BOOKE 44d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 45d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 46d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 47d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 48d1712369SKumar Gala 49ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 50e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 51ed179152SKumar Gala #endif 52ed179152SKumar Gala 537a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 547a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 557a577fdaSKumar Gala #endif 567a577fdaSKumar Gala 57d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 58d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 59d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 60*737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 61d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 62d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 63d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 64d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 65d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 66d1712369SKumar Gala 67d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 68d1712369SKumar Gala 69d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 70d1712369SKumar Gala 71d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 72461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 73d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 740a85a9e7SLiu Gang #endif 75d1712369SKumar Gala #else 76d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 77d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 7880e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 79be827c7aSShaohui Xie #endif 80be827c7aSShaohui Xie 81be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 82be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 83be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 85be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 86be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 87be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 88be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 89be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 90be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 91be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 92be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 93be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 944394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 95be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 96be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 97e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 98374a235dSShaohui Xie #elif defined(CONFIG_NAND) 99374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 100374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 101374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 102e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 103461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1040a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1050a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1060a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 107fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 108fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 109be827c7aSShaohui Xie #else 110be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1112a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 112be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 113be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 114d1712369SKumar Gala #endif 115d1712369SKumar Gala 116d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 117d1712369SKumar Gala 118d1712369SKumar Gala /* 119d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 120d1712369SKumar Gala */ 121d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 122d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 123d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 124d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1258ed20f2cSYork Sun #define CONFIG_DDR_ECC 126d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 127d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 128d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 129d1712369SKumar Gala #endif 130d1712369SKumar Gala 131d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 132d1712369SKumar Gala 133d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 134d1712369SKumar Gala #define CONFIG_ADDR_MAP 135d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 136d1712369SKumar Gala #endif 137d1712369SKumar Gala 1384672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 139d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 140d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 141d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 142d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 143d1712369SKumar Gala 144d1712369SKumar Gala /* 1452a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1462a9fab82SShaohui Xie */ 1472a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1482a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1492a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1502a9fab82SShaohui Xie #else 1512a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1522a9fab82SShaohui Xie #endif 1532a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1542a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1552a9fab82SShaohui Xie 156d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 157d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 158d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 159d1712369SKumar Gala #endif 160d1712369SKumar Gala 161d1712369SKumar Gala /* EEPROM */ 162d1712369SKumar Gala #define CONFIG_ID_EEPROM 163d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 164d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 165d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 166d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 167d1712369SKumar Gala 168d1712369SKumar Gala /* 169d1712369SKumar Gala * DDR Setup 170d1712369SKumar Gala */ 171d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 172d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 173d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 174d1712369SKumar Gala 175d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 17690870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 177d1712369SKumar Gala 178d1712369SKumar Gala #define CONFIG_DDR_SPD 1795614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 180d1712369SKumar Gala 181d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 182d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 183d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 184e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 18528a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 186d1712369SKumar Gala 187d1712369SKumar Gala /* 188d1712369SKumar Gala * Local Bus Definitions 189d1712369SKumar Gala */ 190d1712369SKumar Gala 191d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 192d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 193d1712369SKumar Gala 194d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 195d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 196d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 197d1712369SKumar Gala #else 198d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 199d1712369SKumar Gala #endif 200d1712369SKumar Gala 201374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2027ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 203374a235dSShaohui Xie | BR_PS_16 | BR_V) 204374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 205d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 206d1712369SKumar Gala 207d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 208d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 209d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 210d1712369SKumar Gala 211d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 212d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 213d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 214d1712369SKumar Gala #else 215d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 216d1712369SKumar Gala #endif 217d1712369SKumar Gala 218d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 219d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 220d1712369SKumar Gala 221d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 222d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 223d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 224d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 225d1712369SKumar Gala 226d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 227d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 228d1712369SKumar Gala 229d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 230d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 231d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 232d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 233d1712369SKumar Gala 23414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 235d1712369SKumar Gala 2362a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2372a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2382a9fab82SShaohui Xie #endif 2392a9fab82SShaohui Xie 240e02aea61SKumar Gala /* Nand Flash */ 241e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 242e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 243e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 244e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 245e02aea61SKumar Gala #else 246e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 247e02aea61SKumar Gala #endif 248e02aea61SKumar Gala 249e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 250e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 251e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 252e02aea61SKumar Gala #define CONFIG_CMD_NAND 253e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 254e02aea61SKumar Gala 255e02aea61SKumar Gala /* NAND flash config */ 256e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 257e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 258e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 259e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 260e02aea61SKumar Gala | BR_V) /* valid */ 261e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 262e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 263e02aea61SKumar Gala | OR_FCM_CSCT \ 264e02aea61SKumar Gala | OR_FCM_CST \ 265e02aea61SKumar Gala | OR_FCM_CHT \ 266e02aea61SKumar Gala | OR_FCM_SCY_1 \ 267e02aea61SKumar Gala | OR_FCM_TRLX \ 268e02aea61SKumar Gala | OR_FCM_EHTR) 269e02aea61SKumar Gala 270374a235dSShaohui Xie #ifdef CONFIG_NAND 271374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 272374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 273374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 274374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 275374a235dSShaohui Xie #else 276374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 277374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 278e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 279e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 280374a235dSShaohui Xie #endif 281374a235dSShaohui Xie #else 282374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 283374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 284c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 285e02aea61SKumar Gala 286d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 287d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 288d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 289d1712369SKumar Gala 290d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 291d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 292d1712369SKumar Gala #define CONFIG_MISC_INIT_R 293d1712369SKumar Gala 294d1712369SKumar Gala #define CONFIG_HWCONFIG 295d1712369SKumar Gala 296d1712369SKumar Gala /* define to use L1 as initial stack */ 297d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 298d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 300d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 301d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 302d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 303d1712369SKumar Gala /* The assembler doesn't like typecast */ 304d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 305d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 306d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 307d1712369SKumar Gala #else 308d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 309d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 310d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 311d1712369SKumar Gala #endif 312553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 313d1712369SKumar Gala 31425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 315d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 316d1712369SKumar Gala 3179307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 318d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 319d1712369SKumar Gala 320d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 321d1712369SKumar Gala * open - index 2 322d1712369SKumar Gala * shorted - index 1 323d1712369SKumar Gala */ 324d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 325d1712369SKumar Gala #define CONFIG_SYS_NS16550 326d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 327d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 328d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 329d1712369SKumar Gala 330d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 331d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 332d1712369SKumar Gala 333d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 334d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 335d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 336d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 337d1712369SKumar Gala 338d1712369SKumar Gala /* Use the HUSH parser */ 339d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 340d1712369SKumar Gala 341d1712369SKumar Gala /* pass open firmware flat tree */ 342d1712369SKumar Gala #define CONFIG_OF_LIBFDT 343d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 344d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 345d1712369SKumar Gala 346d1712369SKumar Gala /* new uImage format support */ 347d1712369SKumar Gala #define CONFIG_FIT 348d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 349d1712369SKumar Gala 350d1712369SKumar Gala /* I2C */ 35100f792e0SHeiko Schocher #define CONFIG_SYS_I2C 35200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 35300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 35400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 35500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 35600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 35700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 35800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 359d1712369SKumar Gala 360d1712369SKumar Gala /* 361d1712369SKumar Gala * RapidIO 362d1712369SKumar Gala */ 363a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 364d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 365a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 366d1712369SKumar Gala #else 367a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 368d1712369SKumar Gala #endif 369a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 370d1712369SKumar Gala 371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 372d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 374d1712369SKumar Gala #else 375a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 376d1712369SKumar Gala #endif 377a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 378d1712369SKumar Gala 379d1712369SKumar Gala /* 3805ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3815ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3825ffa88ecSLiu Gang */ 383e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 384e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 385e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 386e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 3873f1af81bSLiu Gang /* 388ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 3893f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 3903f1af81bSLiu Gang */ 391e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 392b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 393b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 394ff65f126SLiu Gang 3955056c8e0SLiu Gang /* slave core release by master*/ 396b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 397b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3985ffa88ecSLiu Gang 3995ffa88ecSLiu Gang /* 400461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 401292dc6c5SLiu Gang */ 402461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 403461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 404461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 405461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 406292dc6c5SLiu Gang #endif 407292dc6c5SLiu Gang 408292dc6c5SLiu Gang /* 4092dd3095dSShaohui Xie * eSPI - Enhanced SPI 4102dd3095dSShaohui Xie */ 4112dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4122dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4132dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4142dd3095dSShaohui Xie #define CONFIG_CMD_SF 4152dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4162dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4172dd3095dSShaohui Xie 4182dd3095dSShaohui Xie /* 419d1712369SKumar Gala * General PCI 420d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 421d1712369SKumar Gala */ 422d1712369SKumar Gala 423d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 424d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 425d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 426d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 427d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 428d1712369SKumar Gala #else 429d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 430d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 431d1712369SKumar Gala #endif 432d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 433d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 434d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 435d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 436d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 437d1712369SKumar Gala #else 438d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 439d1712369SKumar Gala #endif 440d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 441d1712369SKumar Gala 442d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 443d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 444d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 445d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 446d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 447d1712369SKumar Gala #else 448d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 449d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 450d1712369SKumar Gala #endif 451d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 452d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 453d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 454d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 455d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 456d1712369SKumar Gala #else 457d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 458d1712369SKumar Gala #endif 459d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 460d1712369SKumar Gala 461d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 46202bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 463d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 464d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 465d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 466d1712369SKumar Gala #else 467d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 468d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 469d1712369SKumar Gala #endif 470d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 471d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 472d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 473d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 474d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 475d1712369SKumar Gala #else 476d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 477d1712369SKumar Gala #endif 478d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 479d1712369SKumar Gala 4801bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4811bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4821bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4831bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4841bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4851bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4861bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4871bf8e9fdSKumar Gala 488d1712369SKumar Gala /* Qman/Bman */ 48924995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 490d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 491d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 492d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 493d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 494d1712369SKumar Gala #else 495d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 496d1712369SKumar Gala #endif 497d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 498d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 499d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 500d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 501d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 502d1712369SKumar Gala #else 503d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 504d1712369SKumar Gala #endif 505d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 506d1712369SKumar Gala 507d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 508d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 509d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 510ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 511ffadc441STimur Tabi /* 512ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 513ffadc441STimur Tabi * env, so we got 0x110000. 514ffadc441STimur Tabi */ 515f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 516dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 517ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 518ffadc441STimur Tabi /* 519ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 520e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 521e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 522ffadc441STimur Tabi */ 523f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 524dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 525ffadc441STimur Tabi #elif defined(CONFIG_NAND) 526f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 527dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 528461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 529292dc6c5SLiu Gang /* 530292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 531292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 532292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 533461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 534461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 535292dc6c5SLiu Gang */ 536292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 537dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 538d1712369SKumar Gala #else 539f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 540dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 541d1712369SKumar Gala #endif 542f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 543f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 544d1712369SKumar Gala 545d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 546d1712369SKumar Gala #define CONFIG_FMAN_ENET 5472915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5482915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5492915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 550d1712369SKumar Gala #endif 551d1712369SKumar Gala 552d1712369SKumar Gala #ifdef CONFIG_PCI 553842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 554d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 555d1712369SKumar Gala #define CONFIG_E1000 556d1712369SKumar Gala 557d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 558d1712369SKumar Gala #define CONFIG_DOS_PARTITION 559d1712369SKumar Gala #endif /* CONFIG_PCI */ 560d1712369SKumar Gala 561d1712369SKumar Gala /* SATA */ 562d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 563d1712369SKumar Gala #define CONFIG_LIBATA 564d1712369SKumar Gala #define CONFIG_FSL_SATA 565d1712369SKumar Gala 566d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 567d1712369SKumar Gala #define CONFIG_SATA1 568d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 569d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 570d1712369SKumar Gala #define CONFIG_SATA2 571d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 572d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 573d1712369SKumar Gala 574d1712369SKumar Gala #define CONFIG_LBA48 575d1712369SKumar Gala #define CONFIG_CMD_SATA 576d1712369SKumar Gala #define CONFIG_DOS_PARTITION 577d1712369SKumar Gala #define CONFIG_CMD_EXT2 578d1712369SKumar Gala #endif 579d1712369SKumar Gala 580d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 581d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 582d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 583d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 584d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 585d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 586d1712369SKumar Gala 587d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 588d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 589d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 590d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 591d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 592d1712369SKumar Gala 593d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 594d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 595d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 596d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 597d1712369SKumar Gala #endif 598d1712369SKumar Gala 599d1712369SKumar Gala /* 600d1712369SKumar Gala * Environment 601d1712369SKumar Gala */ 602d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 603d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 604d1712369SKumar Gala 605d1712369SKumar Gala /* 606d1712369SKumar Gala * Command line configuration. 607d1712369SKumar Gala */ 608d1712369SKumar Gala #include <config_cmd_default.h> 609d1712369SKumar Gala 610a000b795SKim Phillips #define CONFIG_CMD_DHCP 611d1712369SKumar Gala #define CONFIG_CMD_ELF 612d1712369SKumar Gala #define CONFIG_CMD_ERRATA 613a000b795SKim Phillips #define CONFIG_CMD_GREPENV 614d1712369SKumar Gala #define CONFIG_CMD_IRQ 615d1712369SKumar Gala #define CONFIG_CMD_I2C 616d1712369SKumar Gala #define CONFIG_CMD_MII 617d1712369SKumar Gala #define CONFIG_CMD_PING 618d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6199570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 620d1712369SKumar Gala 621d1712369SKumar Gala #ifdef CONFIG_PCI 622d1712369SKumar Gala #define CONFIG_CMD_PCI 623d1712369SKumar Gala #define CONFIG_CMD_NET 624d1712369SKumar Gala #endif 625d1712369SKumar Gala 626d1712369SKumar Gala /* 627d1712369SKumar Gala * USB 628d1712369SKumar Gala */ 6293d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6303d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6313d7506faSramneek mehresh 6323d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 633d1712369SKumar Gala #define CONFIG_CMD_USB 634d1712369SKumar Gala #define CONFIG_USB_STORAGE 635d1712369SKumar Gala #define CONFIG_USB_EHCI 636d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 637d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 638d1712369SKumar Gala #define CONFIG_CMD_EXT2 6393d7506faSramneek mehresh #endif 640d1712369SKumar Gala 641d1712369SKumar Gala #ifdef CONFIG_MMC 642d1712369SKumar Gala #define CONFIG_FSL_ESDHC 643d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 644d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 645d1712369SKumar Gala #define CONFIG_CMD_MMC 646d1712369SKumar Gala #define CONFIG_GENERIC_MMC 647d1712369SKumar Gala #define CONFIG_CMD_EXT2 648d1712369SKumar Gala #define CONFIG_CMD_FAT 649d1712369SKumar Gala #define CONFIG_DOS_PARTITION 650d1712369SKumar Gala #endif 651d1712369SKumar Gala 652*737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 653*737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 654*737537efSRuchika Gupta #define CONFIG_CMD_HASH 655*737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 656*737537efSRuchika Gupta #endif 657*737537efSRuchika Gupta 658d1712369SKumar Gala /* 659d1712369SKumar Gala * Miscellaneous configurable options 660d1712369SKumar Gala */ 661d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 662d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 663d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 664d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 665d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 666d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 667d1712369SKumar Gala #else 668d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 669d1712369SKumar Gala #endif 670d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 671d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 672d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 673d1712369SKumar Gala 674d1712369SKumar Gala /* 675d1712369SKumar Gala * For booting Linux, the board info and command line data 676a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 677d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 678d1712369SKumar Gala */ 679a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 680a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 681d1712369SKumar Gala 682d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 683d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 684d1712369SKumar Gala #endif 685d1712369SKumar Gala 686d1712369SKumar Gala /* 687d1712369SKumar Gala * Environment Configuration 688d1712369SKumar Gala */ 6898b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 690b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 691d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 692d1712369SKumar Gala 693d1712369SKumar Gala /* default location for tftp and bootm */ 694d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 695d1712369SKumar Gala 696d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 697d1712369SKumar Gala 698d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 699d1712369SKumar Gala 700055ce080STimur Tabi #ifdef CONFIG_P4080DS 70168d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 70268d4230cSRamneek Mehresh #else 70368d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 70468d4230cSRamneek Mehresh #endif 70568d4230cSRamneek Mehresh 706d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 707c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 70868d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 70955964bb6Sramneek mehresh "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 71055964bb6Sramneek mehresh "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 711d1712369SKumar Gala "netdev=eth0\0" \ 7125368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7135368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 714c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 715c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 716c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 717c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 718c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 719c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 720d1712369SKumar Gala "consoledev=ttyS0\0" \ 721d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 722d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 723d1712369SKumar Gala "fdtaddr=c00000\0" \ 724d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 7253246584dSKim Phillips "bdev=sda3\0" 726d1712369SKumar Gala 727d1712369SKumar Gala #define CONFIG_HDBOOT \ 728d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 729d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 730d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 731d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 732d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 733d1712369SKumar Gala 734d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 735d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 736d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 737d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 738d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 739d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 740d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 741d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 742d1712369SKumar Gala 743d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 744d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 745d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 746d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 747d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 748d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 749d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 750d1712369SKumar Gala 751d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 752d1712369SKumar Gala 7537065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7547065b7d4SRuchika Gupta 755d1712369SKumar Gala #endif /* __CONFIG_H */ 756