xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision 5614e71b4956c579cd4419b958b33fa6316eaa92)
1d1712369SKumar Gala /*
23d7506faSramneek mehresh  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d1712369SKumar Gala  */
6d1712369SKumar Gala 
7d1712369SKumar Gala /*
8d1712369SKumar Gala  * Corenet DS style board configuration file
9d1712369SKumar Gala  */
10d1712369SKumar Gala #ifndef __CONFIG_H
11d1712369SKumar Gala #define __CONFIG_H
12d1712369SKumar Gala 
13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
14d1712369SKumar Gala 
152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
162a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
172a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
185d898a00SShaohui Xie #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
195d898a00SShaohui Xie #if defined(CONFIG_P3041DS)
205d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
215d898a00SShaohui Xie #elif defined(CONFIG_P4080DS)
225d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
235d898a00SShaohui Xie #elif defined(CONFIG_P5020DS)
245d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
2594025b1cSShaohui Xie #elif defined(CONFIG_P5040DS)
2694025b1cSShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg
275d898a00SShaohui Xie #endif
282a9fab82SShaohui Xie #endif
292a9fab82SShaohui Xie 
30461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
31292dc6c5SLiu Gang /* Set 1M boot space */
32461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
33461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
34461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
35292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
36292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH
37292dc6c5SLiu Gang #endif
38292dc6c5SLiu Gang 
39d1712369SKumar Gala /* High Level Configuration Options */
40d1712369SKumar Gala #define CONFIG_BOOKE
41d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
42d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
43d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
44d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
45d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
46d1712369SKumar Gala 
47ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
48ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
49ed179152SKumar Gala #endif
50ed179152SKumar Gala 
517a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
527a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
537a577fdaSKumar Gala #endif
547a577fdaSKumar Gala 
55d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
56d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
57d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
58d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
59d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
60d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
61d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
62d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
63d1712369SKumar Gala 
64d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
65d1712369SKumar Gala 
66d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
67d1712369SKumar Gala 
68d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
69461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
70d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
710a85a9e7SLiu Gang #endif
72d1712369SKumar Gala #else
73d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
74d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
7580e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
76be827c7aSShaohui Xie #endif
77be827c7aSShaohui Xie 
78be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
79be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
80be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
81be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
85be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
86be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
87be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
88be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
89be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
90be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
914394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
92be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
93be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
94be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET		(512 * 1097)
95374a235dSShaohui Xie #elif defined(CONFIG_NAND)
96374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
97374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
98374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
99374a235dSShaohui Xie #define CONFIG_ENV_OFFSET		(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
100461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1010a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1020a85a9e7SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1030a85a9e7SLiu Gang #define CONFIG_ENV_SIZE		0x2000
104fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
105fd0451e4SLiu Gang #define CONFIG_ENV_SIZE		0x2000
106be827c7aSShaohui Xie #else
107be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1082a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
109be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
110be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
111d1712369SKumar Gala #endif
112d1712369SKumar Gala 
113d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
114d1712369SKumar Gala 
115d1712369SKumar Gala /*
116d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
117d1712369SKumar Gala  */
118d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
119d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
120d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
121d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1228ed20f2cSYork Sun #define	CONFIG_DDR_ECC
123d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
124d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
125d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
126d1712369SKumar Gala #endif
127d1712369SKumar Gala 
128d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
129d1712369SKumar Gala 
130d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
131d1712369SKumar Gala #define CONFIG_ADDR_MAP
132d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
133d1712369SKumar Gala #endif
134d1712369SKumar Gala 
1354672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
136d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
137d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
138d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
139d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
140d1712369SKumar Gala 
141d1712369SKumar Gala /*
1422a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1432a9fab82SShaohui Xie  */
1442a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1452a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1462a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1472a9fab82SShaohui Xie #else
1482a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1492a9fab82SShaohui Xie #endif
1502a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1512a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1522a9fab82SShaohui Xie 
153d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
154d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
155d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
156d1712369SKumar Gala #endif
157d1712369SKumar Gala 
158d1712369SKumar Gala /* EEPROM */
159d1712369SKumar Gala #define CONFIG_ID_EEPROM
160d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
161d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
162d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
163d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
164d1712369SKumar Gala 
165d1712369SKumar Gala /*
166d1712369SKumar Gala  * DDR Setup
167d1712369SKumar Gala  */
168d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
169d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
170d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
171d1712369SKumar Gala 
172d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
17390870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
174d1712369SKumar Gala 
175d1712369SKumar Gala #define CONFIG_DDR_SPD
176*5614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
177d1712369SKumar Gala 
178d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
179d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
180d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
181e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
18228a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
183d1712369SKumar Gala 
184d1712369SKumar Gala /*
185d1712369SKumar Gala  * Local Bus Definitions
186d1712369SKumar Gala  */
187d1712369SKumar Gala 
188d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
189d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
190d1712369SKumar Gala 
191d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
192d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
193d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
194d1712369SKumar Gala #else
195d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
196d1712369SKumar Gala #endif
197d1712369SKumar Gala 
198374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
1997ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
200374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
201374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
202d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
203d1712369SKumar Gala 
204d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
205d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
206d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
207d1712369SKumar Gala 
208d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
209d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
210d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
211d1712369SKumar Gala #else
212d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
213d1712369SKumar Gala #endif
214d1712369SKumar Gala 
215d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
216d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
217d1712369SKumar Gala 
218d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
219d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
220d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
221d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
222d1712369SKumar Gala 
223d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
224d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
225d1712369SKumar Gala 
226d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
227d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
228d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
229d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
230d1712369SKumar Gala 
23114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
232d1712369SKumar Gala 
2332a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2342a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2352a9fab82SShaohui Xie #endif
2362a9fab82SShaohui Xie 
237e02aea61SKumar Gala /* Nand Flash */
238e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
239e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
240e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
241e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
242e02aea61SKumar Gala #else
243e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
244e02aea61SKumar Gala #endif
245e02aea61SKumar Gala 
246e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
247e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
248e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE
249e02aea61SKumar Gala #define CONFIG_CMD_NAND
250e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
251e02aea61SKumar Gala 
252e02aea61SKumar Gala /* NAND flash config */
253e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
254e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
255e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
256e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
257e02aea61SKumar Gala 			       | BR_V)		       /* valid */
258e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
259e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
260e02aea61SKumar Gala 			       | OR_FCM_CSCT \
261e02aea61SKumar Gala 			       | OR_FCM_CST \
262e02aea61SKumar Gala 			       | OR_FCM_CHT \
263e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
264e02aea61SKumar Gala 			       | OR_FCM_TRLX \
265e02aea61SKumar Gala 			       | OR_FCM_EHTR)
266e02aea61SKumar Gala 
267374a235dSShaohui Xie #ifdef CONFIG_NAND
268374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
269374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
270374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
271374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
272374a235dSShaohui Xie #else
273374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
274374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
275e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
276e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
277374a235dSShaohui Xie #endif
278374a235dSShaohui Xie #else
279374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
280374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
281c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
282e02aea61SKumar Gala 
283d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
284d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
285d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
286d1712369SKumar Gala 
287d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
288d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
289d1712369SKumar Gala #define CONFIG_MISC_INIT_R
290d1712369SKumar Gala 
291d1712369SKumar Gala #define CONFIG_HWCONFIG
292d1712369SKumar Gala 
293d1712369SKumar Gala /* define to use L1 as initial stack */
294d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
295d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
296d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
297d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
298d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
300d1712369SKumar Gala /* The assembler doesn't like typecast */
301d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
302d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
303d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
304d1712369SKumar Gala #else
305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
307d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
308d1712369SKumar Gala #endif
309553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
310d1712369SKumar Gala 
31125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
312d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
313d1712369SKumar Gala 
314d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
315d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
316d1712369SKumar Gala 
317d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
318d1712369SKumar Gala  * open - index 2
319d1712369SKumar Gala  * shorted - index 1
320d1712369SKumar Gala  */
321d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
322d1712369SKumar Gala #define CONFIG_SYS_NS16550
323d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
324d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
325d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
326d1712369SKumar Gala 
327d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
328d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
329d1712369SKumar Gala 
330d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
331d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
332d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
333d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
334d1712369SKumar Gala 
335d1712369SKumar Gala /* Use the HUSH parser */
336d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
337d1712369SKumar Gala 
338d1712369SKumar Gala /* pass open firmware flat tree */
339d1712369SKumar Gala #define CONFIG_OF_LIBFDT
340d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
341d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
342d1712369SKumar Gala 
343d1712369SKumar Gala /* new uImage format support */
344d1712369SKumar Gala #define CONFIG_FIT
345d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
346d1712369SKumar Gala 
347d1712369SKumar Gala /* I2C */
34800f792e0SHeiko Schocher #define CONFIG_SYS_I2C
34900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
35000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
35100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
35200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
35300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
35400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
35500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
356d1712369SKumar Gala 
357d1712369SKumar Gala /*
358d1712369SKumar Gala  * RapidIO
359d1712369SKumar Gala  */
360a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
361d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
362a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
363d1712369SKumar Gala #else
364a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
365d1712369SKumar Gala #endif
366a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
367d1712369SKumar Gala 
368a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
369d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
370a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
371d1712369SKumar Gala #else
372a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
373d1712369SKumar Gala #endif
374a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
375d1712369SKumar Gala 
376d1712369SKumar Gala /*
3775ffa88ecSLiu Gang  * for slave u-boot IMAGE instored in master memory space,
3785ffa88ecSLiu Gang  * PHYS must be aligned based on the SIZE
3795ffa88ecSLiu Gang  */
380b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
381b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
382b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000	/* 512K */
383b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
3843f1af81bSLiu Gang /*
385ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
3863f1af81bSLiu Gang  * PHYS must be aligned based on the SIZE
3873f1af81bSLiu Gang  */
388b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
389b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
390b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
391ff65f126SLiu Gang 
3925056c8e0SLiu Gang /* slave core release by master*/
393b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
394b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
3955ffa88ecSLiu Gang 
3965ffa88ecSLiu Gang /*
397461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
398292dc6c5SLiu Gang  */
399461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
400461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
401461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
402461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
403292dc6c5SLiu Gang #endif
404292dc6c5SLiu Gang 
405292dc6c5SLiu Gang /*
4062dd3095dSShaohui Xie  * eSPI - Enhanced SPI
4072dd3095dSShaohui Xie  */
4082dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
4092dd3095dSShaohui Xie #define CONFIG_SPI_FLASH
4102dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
4112dd3095dSShaohui Xie #define CONFIG_CMD_SF
4122dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
4132dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
4142dd3095dSShaohui Xie 
4152dd3095dSShaohui Xie /*
416d1712369SKumar Gala  * General PCI
417d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
418d1712369SKumar Gala  */
419d1712369SKumar Gala 
420d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
421d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
422d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
423d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
424d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
425d1712369SKumar Gala #else
426d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
427d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
428d1712369SKumar Gala #endif
429d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
430d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
431d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
432d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
433d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
434d1712369SKumar Gala #else
435d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
436d1712369SKumar Gala #endif
437d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
438d1712369SKumar Gala 
439d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
440d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
441d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
442d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
443d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
444d1712369SKumar Gala #else
445d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
446d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
447d1712369SKumar Gala #endif
448d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
449d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
450d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
451d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
452d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
453d1712369SKumar Gala #else
454d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
455d1712369SKumar Gala #endif
456d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
457d1712369SKumar Gala 
458d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
45902bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
460d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
461d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
462d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
463d1712369SKumar Gala #else
464d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
465d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
466d1712369SKumar Gala #endif
467d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
468d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
469d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
470d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
471d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
472d1712369SKumar Gala #else
473d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
474d1712369SKumar Gala #endif
475d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
476d1712369SKumar Gala 
4771bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4781bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4791bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4801bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4811bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4821bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4831bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4841bf8e9fdSKumar Gala 
485d1712369SKumar Gala /* Qman/Bman */
48624995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
487d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
488d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
489d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
490d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
491d1712369SKumar Gala #else
492d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
493d1712369SKumar Gala #endif
494d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
495d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
496d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
497d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
498d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
499d1712369SKumar Gala #else
500d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
501d1712369SKumar Gala #endif
502d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
503d1712369SKumar Gala 
504d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
505d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
506d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
507ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
508ffadc441STimur Tabi /*
509ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
510ffadc441STimur Tabi  * env, so we got 0x110000.
511ffadc441STimur Tabi  */
512f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
513f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
514ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
515ffadc441STimur Tabi /*
516ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
517ffadc441STimur Tabi  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
518ffadc441STimur Tabi  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
519ffadc441STimur Tabi  */
520f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
521f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1130)
522ffadc441STimur Tabi #elif defined(CONFIG_NAND)
523f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
524f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
525461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
526292dc6c5SLiu Gang /*
527292dc6c5SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
528292dc6c5SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
529292dc6c5SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
530461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
531461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
532292dc6c5SLiu Gang  */
533292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
5343f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xFFE00000
535d1712369SKumar Gala #else
536f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
537021382caSYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR		0xEFF40000
538d1712369SKumar Gala #endif
539f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
540f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
541d1712369SKumar Gala 
542d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
543d1712369SKumar Gala #define CONFIG_FMAN_ENET
5442915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5452915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5462915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
547d1712369SKumar Gala #endif
548d1712369SKumar Gala 
549d1712369SKumar Gala #ifdef CONFIG_PCI
550842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
551d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
552d1712369SKumar Gala #define CONFIG_E1000
553d1712369SKumar Gala 
554d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
555d1712369SKumar Gala #define CONFIG_DOS_PARTITION
556d1712369SKumar Gala #endif	/* CONFIG_PCI */
557d1712369SKumar Gala 
558d1712369SKumar Gala /* SATA */
559d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
560d1712369SKumar Gala #define CONFIG_LIBATA
561d1712369SKumar Gala #define CONFIG_FSL_SATA
562d1712369SKumar Gala 
563d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
564d1712369SKumar Gala #define CONFIG_SATA1
565d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
566d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
567d1712369SKumar Gala #define CONFIG_SATA2
568d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
569d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
570d1712369SKumar Gala 
571d1712369SKumar Gala #define CONFIG_LBA48
572d1712369SKumar Gala #define CONFIG_CMD_SATA
573d1712369SKumar Gala #define CONFIG_DOS_PARTITION
574d1712369SKumar Gala #define CONFIG_CMD_EXT2
575d1712369SKumar Gala #endif
576d1712369SKumar Gala 
577d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
578d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
579d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
580d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
581d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
582d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
583d1712369SKumar Gala 
584d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
585d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
586d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
587d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
588d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
589d1712369SKumar Gala 
590d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
591d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
592d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
593d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
594d1712369SKumar Gala #endif
595d1712369SKumar Gala 
596d1712369SKumar Gala /*
597d1712369SKumar Gala  * Environment
598d1712369SKumar Gala  */
599d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
600d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
601d1712369SKumar Gala 
602d1712369SKumar Gala /*
603d1712369SKumar Gala  * Command line configuration.
604d1712369SKumar Gala  */
605d1712369SKumar Gala #include <config_cmd_default.h>
606d1712369SKumar Gala 
607a000b795SKim Phillips #define CONFIG_CMD_DHCP
608d1712369SKumar Gala #define CONFIG_CMD_ELF
609d1712369SKumar Gala #define CONFIG_CMD_ERRATA
610a000b795SKim Phillips #define CONFIG_CMD_GREPENV
611d1712369SKumar Gala #define CONFIG_CMD_IRQ
612d1712369SKumar Gala #define CONFIG_CMD_I2C
613d1712369SKumar Gala #define CONFIG_CMD_MII
614d1712369SKumar Gala #define CONFIG_CMD_PING
615d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
6169570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
617d1712369SKumar Gala 
618d1712369SKumar Gala #ifdef CONFIG_PCI
619d1712369SKumar Gala #define CONFIG_CMD_PCI
620d1712369SKumar Gala #define CONFIG_CMD_NET
621d1712369SKumar Gala #endif
622d1712369SKumar Gala 
623d1712369SKumar Gala /*
624d1712369SKumar Gala * USB
625d1712369SKumar Gala */
6263d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6273d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6283d7506faSramneek mehresh 
6293d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
630d1712369SKumar Gala #define CONFIG_CMD_USB
631d1712369SKumar Gala #define CONFIG_USB_STORAGE
632d1712369SKumar Gala #define CONFIG_USB_EHCI
633d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
634d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
635d1712369SKumar Gala #define CONFIG_CMD_EXT2
6363d7506faSramneek mehresh #endif
637d1712369SKumar Gala 
638d1712369SKumar Gala #ifdef CONFIG_MMC
639d1712369SKumar Gala #define CONFIG_FSL_ESDHC
640d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
641d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
642d1712369SKumar Gala #define CONFIG_CMD_MMC
643d1712369SKumar Gala #define CONFIG_GENERIC_MMC
644d1712369SKumar Gala #define CONFIG_CMD_EXT2
645d1712369SKumar Gala #define CONFIG_CMD_FAT
646d1712369SKumar Gala #define CONFIG_DOS_PARTITION
647d1712369SKumar Gala #endif
648d1712369SKumar Gala 
649d1712369SKumar Gala /*
650d1712369SKumar Gala  * Miscellaneous configurable options
651d1712369SKumar Gala  */
652d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
653d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
654d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
655d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
656d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
657d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
658d1712369SKumar Gala #else
659d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
660d1712369SKumar Gala #endif
661d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
662d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
663d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
664d1712369SKumar Gala 
665d1712369SKumar Gala /*
666d1712369SKumar Gala  * For booting Linux, the board info and command line data
667a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
668d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
669d1712369SKumar Gala  */
670a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
671a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
672d1712369SKumar Gala 
673d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
674d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
675d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
676d1712369SKumar Gala #endif
677d1712369SKumar Gala 
678d1712369SKumar Gala /*
679d1712369SKumar Gala  * Environment Configuration
680d1712369SKumar Gala  */
6818b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
682b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
683d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
684d1712369SKumar Gala 
685d1712369SKumar Gala /* default location for tftp and bootm */
686d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
687d1712369SKumar Gala 
688d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
689d1712369SKumar Gala 
690d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
691d1712369SKumar Gala 
692055ce080STimur Tabi #ifdef CONFIG_P4080DS
69368d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
69468d4230cSRamneek Mehresh #else
69568d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
69668d4230cSRamneek Mehresh #endif
69768d4230cSRamneek Mehresh 
698d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
699c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
70068d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
70155964bb6Sramneek mehresh 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
70255964bb6Sramneek mehresh 	"usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
703d1712369SKumar Gala 	"netdev=eth0\0"						\
7045368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7055368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
706c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
707c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
708c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
709c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
710c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
711c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
712d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
713d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
714d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
715d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
716d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
717d1712369SKumar Gala 	"bdev=sda3\0"						\
718ffadc441STimur Tabi 	"c=ffe\0"
719d1712369SKumar Gala 
720d1712369SKumar Gala #define CONFIG_HDBOOT					\
721d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
722d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
723d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
724d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
725d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
726d1712369SKumar Gala 
727d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
728d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
729d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
730d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
731d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
732d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
733d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
734d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
735d1712369SKumar Gala 
736d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
737d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
738d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
739d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
740d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
741d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
742d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
743d1712369SKumar Gala 
744d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
745d1712369SKumar Gala 
7467065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h>
7477065b7d4SRuchika Gupta 
748d1712369SKumar Gala #endif	/* __CONFIG_H */
749