1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5d1712369SKumar Gala */ 6d1712369SKumar Gala 7d1712369SKumar Gala /* 8d1712369SKumar Gala * Corenet DS style board configuration file 9d1712369SKumar Gala */ 10d1712369SKumar Gala #ifndef __CONFIG_H 11d1712369SKumar Gala #define __CONFIG_H 12d1712369SKumar Gala 13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 14d1712369SKumar Gala 152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 16467a40dfSAneesh Bansal #ifdef CONFIG_SECURE_BOOT 17467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 18467a40dfSAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 19467a40dfSAneesh Bansal #ifdef CONFIG_NAND 20467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_NAND 21467a40dfSAneesh Bansal #endif 225050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_COPY_RAM 23467a40dfSAneesh Bansal #else 242a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 252a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 26e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 27850af2c7SYork Sun #if defined(CONFIG_TARGET_P3041DS) 28e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 29*529fb062SYork Sun #elif defined(CONFIG_TARGET_P4080DS) 30e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 315d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 32e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 3394025b1cSShaohui Xie #elif defined(CONFIG_P5040DS) 34e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 355d898a00SShaohui Xie #endif 362a9fab82SShaohui Xie #endif 37467a40dfSAneesh Bansal #endif 382a9fab82SShaohui Xie 39461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 40292dc6c5SLiu Gang /* Set 1M boot space */ 41461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 42461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 43461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 44292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 45292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 46292dc6c5SLiu Gang #endif 47292dc6c5SLiu Gang 48d1712369SKumar Gala /* High Level Configuration Options */ 49d1712369SKumar Gala #define CONFIG_BOOKE 50d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 51d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 52d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 53d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 54d1712369SKumar Gala 55ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 56e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 57ed179152SKumar Gala #endif 58ed179152SKumar Gala 597a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 607a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 617a577fdaSKumar Gala #endif 627a577fdaSKumar Gala 63d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 64d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 65d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 66737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 67b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 68b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 69d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 70d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 71d1712369SKumar Gala 72d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 73d1712369SKumar Gala 74d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 75d1712369SKumar Gala 76d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 77461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 78d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 790a85a9e7SLiu Gang #endif 80d1712369SKumar Gala #else 81d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 82d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 8380e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 84be827c7aSShaohui Xie #endif 85be827c7aSShaohui Xie 86be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 87be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 88be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 89be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 90be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 91be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 92be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 93be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 94be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 95be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 96be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 97be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 98be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 994394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 100be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 101be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 102e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 103374a235dSShaohui Xie #elif defined(CONFIG_NAND) 104374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 105374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 106374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 107e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 108461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1090a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1100a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1110a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 112fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 113fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 114be827c7aSShaohui Xie #else 115be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1162a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 117be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 118be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 119d1712369SKumar Gala #endif 120d1712369SKumar Gala 121d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 122d1712369SKumar Gala 123d1712369SKumar Gala /* 124d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 125d1712369SKumar Gala */ 126d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 127d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 128d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 129d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1308ed20f2cSYork Sun #define CONFIG_DDR_ECC 131d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 132d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 133d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 134d1712369SKumar Gala #endif 135d1712369SKumar Gala 136d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 137d1712369SKumar Gala 138d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 139d1712369SKumar Gala #define CONFIG_ADDR_MAP 140d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 141d1712369SKumar Gala #endif 142d1712369SKumar Gala 1434672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 144d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 145d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 146d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 147d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 148d1712369SKumar Gala 149d1712369SKumar Gala /* 1502a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1512a9fab82SShaohui Xie */ 1522a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1532a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1542a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1552a9fab82SShaohui Xie #else 1562a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1572a9fab82SShaohui Xie #endif 1582a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1592a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1602a9fab82SShaohui Xie 161d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 162d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 163d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 164d1712369SKumar Gala #endif 165d1712369SKumar Gala 166d1712369SKumar Gala /* EEPROM */ 167d1712369SKumar Gala #define CONFIG_ID_EEPROM 168d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 169d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 170d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 171d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 172d1712369SKumar Gala 173d1712369SKumar Gala /* 174d1712369SKumar Gala * DDR Setup 175d1712369SKumar Gala */ 176d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 177d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 178d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 179d1712369SKumar Gala 180d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 18190870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 182d1712369SKumar Gala 183d1712369SKumar Gala #define CONFIG_DDR_SPD 1845614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 185d1712369SKumar Gala 186d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 187d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 188d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 189e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 19028a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 191d1712369SKumar Gala 192d1712369SKumar Gala /* 193d1712369SKumar Gala * Local Bus Definitions 194d1712369SKumar Gala */ 195d1712369SKumar Gala 196d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 197d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 198d1712369SKumar Gala 199d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 200d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 201d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 202d1712369SKumar Gala #else 203d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 204d1712369SKumar Gala #endif 205d1712369SKumar Gala 206374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2077ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 208374a235dSShaohui Xie | BR_PS_16 | BR_V) 209374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 210d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 211d1712369SKumar Gala 212d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 213d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 214d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 215d1712369SKumar Gala 216d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 217d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 218d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 219d1712369SKumar Gala #else 220d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 221d1712369SKumar Gala #endif 222d1712369SKumar Gala 223d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 224d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 225d1712369SKumar Gala 226d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 227d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 228d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 229d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 230d1712369SKumar Gala 231d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 232d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 233d1712369SKumar Gala 234d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 235d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 236d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 237d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 238d1712369SKumar Gala 23914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 240d1712369SKumar Gala 2412a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2422a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2432a9fab82SShaohui Xie #endif 2442a9fab82SShaohui Xie 245e02aea61SKumar Gala /* Nand Flash */ 246e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 247e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 248e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 249e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 250e02aea61SKumar Gala #else 251e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 252e02aea61SKumar Gala #endif 253e02aea61SKumar Gala 254e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 255e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 256e02aea61SKumar Gala #define CONFIG_CMD_NAND 257e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 258e02aea61SKumar Gala 259e02aea61SKumar Gala /* NAND flash config */ 260e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 261e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 262e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 263e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 264e02aea61SKumar Gala | BR_V) /* valid */ 265e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 266e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 267e02aea61SKumar Gala | OR_FCM_CSCT \ 268e02aea61SKumar Gala | OR_FCM_CST \ 269e02aea61SKumar Gala | OR_FCM_CHT \ 270e02aea61SKumar Gala | OR_FCM_SCY_1 \ 271e02aea61SKumar Gala | OR_FCM_TRLX \ 272e02aea61SKumar Gala | OR_FCM_EHTR) 273e02aea61SKumar Gala 274374a235dSShaohui Xie #ifdef CONFIG_NAND 275374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 276374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 277374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 278374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 279374a235dSShaohui Xie #else 280374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 281374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 282e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 283e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 284374a235dSShaohui Xie #endif 285374a235dSShaohui Xie #else 286374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 287374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 288c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 289e02aea61SKumar Gala 290d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 291d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 292d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 293d1712369SKumar Gala 294d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 295d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 296d1712369SKumar Gala #define CONFIG_MISC_INIT_R 297d1712369SKumar Gala 298d1712369SKumar Gala #define CONFIG_HWCONFIG 299d1712369SKumar Gala 300d1712369SKumar Gala /* define to use L1 as initial stack */ 301d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 302d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 303d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 304d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 307d1712369SKumar Gala /* The assembler doesn't like typecast */ 308d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 309d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 310d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 311d1712369SKumar Gala #else 312d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 313d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 314d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 315d1712369SKumar Gala #endif 316553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 317d1712369SKumar Gala 31825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 319d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 320d1712369SKumar Gala 3219307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 322d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 323d1712369SKumar Gala 324d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 325d1712369SKumar Gala * open - index 2 326d1712369SKumar Gala * shorted - index 1 327d1712369SKumar Gala */ 328d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 329d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 330d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 331d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 332d1712369SKumar Gala 333d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 334d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 335d1712369SKumar Gala 336d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 337d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 338d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 339d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 340d1712369SKumar Gala 341d1712369SKumar Gala /* I2C */ 34200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 34300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 34400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 34500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 34600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 34700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 34800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 34900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 350d1712369SKumar Gala 351d1712369SKumar Gala /* 352d1712369SKumar Gala * RapidIO 353d1712369SKumar Gala */ 354a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 355d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 356a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 357d1712369SKumar Gala #else 358a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 359d1712369SKumar Gala #endif 360a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 361d1712369SKumar Gala 362a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 363d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 364a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 365d1712369SKumar Gala #else 366a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 367d1712369SKumar Gala #endif 368a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 369d1712369SKumar Gala 370d1712369SKumar Gala /* 3715ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3725ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3735ffa88ecSLiu Gang */ 374e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 375e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 376e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 377e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 3783f1af81bSLiu Gang /* 379ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 3803f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 3813f1af81bSLiu Gang */ 382e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 383b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 384b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 385ff65f126SLiu Gang 3865056c8e0SLiu Gang /* slave core release by master*/ 387b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 388b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3895ffa88ecSLiu Gang 3905ffa88ecSLiu Gang /* 391461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 392292dc6c5SLiu Gang */ 393461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 394461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 395461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 396461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 397292dc6c5SLiu Gang #endif 398292dc6c5SLiu Gang 399292dc6c5SLiu Gang /* 4002dd3095dSShaohui Xie * eSPI - Enhanced SPI 4012dd3095dSShaohui Xie */ 4022dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4032dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4042dd3095dSShaohui Xie 4052dd3095dSShaohui Xie /* 406d1712369SKumar Gala * General PCI 407d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 408d1712369SKumar Gala */ 409d1712369SKumar Gala 410d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 411d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 412d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 413d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 414d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 415d1712369SKumar Gala #else 416d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 417d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 418d1712369SKumar Gala #endif 419d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 420d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 421d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 422d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 423d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 424d1712369SKumar Gala #else 425d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 426d1712369SKumar Gala #endif 427d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 428d1712369SKumar Gala 429d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 430d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 431d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 432d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 433d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 434d1712369SKumar Gala #else 435d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 436d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 437d1712369SKumar Gala #endif 438d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 439d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 440d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 441d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 442d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 443d1712369SKumar Gala #else 444d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 445d1712369SKumar Gala #endif 446d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 447d1712369SKumar Gala 448d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 44902bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 450d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 451d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 452d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 453d1712369SKumar Gala #else 454d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 455d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 456d1712369SKumar Gala #endif 457d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 458d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 459d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 460d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 461d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 462d1712369SKumar Gala #else 463d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 464d1712369SKumar Gala #endif 465d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 466d1712369SKumar Gala 4671bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4681bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4691bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4701bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4711bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4721bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4731bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4741bf8e9fdSKumar Gala 475d1712369SKumar Gala /* Qman/Bman */ 47624995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 477d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 478d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 479d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 480d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 481d1712369SKumar Gala #else 482d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 483d1712369SKumar Gala #endif 484d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 4853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 4863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 4873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 4883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 4903fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 4913fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 493d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 494d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 495d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 496d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 497d1712369SKumar Gala #else 498d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 499d1712369SKumar Gala #endif 500d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 5013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 5023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 5033fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 5043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 5063fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 5073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 509d1712369SKumar Gala 510d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 511d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 512d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 513ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 514ffadc441STimur Tabi /* 515ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 516ffadc441STimur Tabi * env, so we got 0x110000. 517ffadc441STimur Tabi */ 518f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 519dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 520ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 521ffadc441STimur Tabi /* 522ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 523e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 524e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 525ffadc441STimur Tabi */ 526f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 527dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 528ffadc441STimur Tabi #elif defined(CONFIG_NAND) 529f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 530dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 531461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 532292dc6c5SLiu Gang /* 533292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 534292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 535292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 536461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 537461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 538292dc6c5SLiu Gang */ 539292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 540dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 541d1712369SKumar Gala #else 542f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 543dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 544d1712369SKumar Gala #endif 545f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 546f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 547d1712369SKumar Gala 548d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 549d1712369SKumar Gala #define CONFIG_FMAN_ENET 5502915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5512915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5522915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 553d1712369SKumar Gala #endif 554d1712369SKumar Gala 555d1712369SKumar Gala #ifdef CONFIG_PCI 556842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 557d1712369SKumar Gala 558d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 559d1712369SKumar Gala #define CONFIG_DOS_PARTITION 560d1712369SKumar Gala #endif /* CONFIG_PCI */ 561d1712369SKumar Gala 562d1712369SKumar Gala /* SATA */ 563d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 564d1712369SKumar Gala #define CONFIG_LIBATA 565d1712369SKumar Gala #define CONFIG_FSL_SATA 566d1712369SKumar Gala 567d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 568d1712369SKumar Gala #define CONFIG_SATA1 569d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 570d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 571d1712369SKumar Gala #define CONFIG_SATA2 572d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 573d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 574d1712369SKumar Gala 575d1712369SKumar Gala #define CONFIG_LBA48 576d1712369SKumar Gala #define CONFIG_CMD_SATA 577d1712369SKumar Gala #define CONFIG_DOS_PARTITION 578d1712369SKumar Gala #endif 579d1712369SKumar Gala 580d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 581d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 582d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 583d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 584d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 585d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 586d1712369SKumar Gala 587d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 588d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 589d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 590d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 591d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 592d1712369SKumar Gala 593d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 594d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 595d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 596d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 597d1712369SKumar Gala #endif 598d1712369SKumar Gala 599d1712369SKumar Gala /* 600d1712369SKumar Gala * Environment 601d1712369SKumar Gala */ 602d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 603d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 604d1712369SKumar Gala 605d1712369SKumar Gala /* 606d1712369SKumar Gala * Command line configuration. 607d1712369SKumar Gala */ 608d1712369SKumar Gala #define CONFIG_CMD_ERRATA 609d1712369SKumar Gala #define CONFIG_CMD_IRQ 6109570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 611d1712369SKumar Gala 612d1712369SKumar Gala #ifdef CONFIG_PCI 613d1712369SKumar Gala #define CONFIG_CMD_PCI 614d1712369SKumar Gala #endif 615d1712369SKumar Gala 616d1712369SKumar Gala /* 617d1712369SKumar Gala * USB 618d1712369SKumar Gala */ 6193d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6203d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6213d7506faSramneek mehresh 6223d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 623d1712369SKumar Gala #define CONFIG_USB_EHCI 624d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 625d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 6263d7506faSramneek mehresh #endif 627d1712369SKumar Gala 628d1712369SKumar Gala #ifdef CONFIG_MMC 629d1712369SKumar Gala #define CONFIG_FSL_ESDHC 630d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 631d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 632d1712369SKumar Gala #define CONFIG_GENERIC_MMC 633d1712369SKumar Gala #define CONFIG_DOS_PARTITION 634d1712369SKumar Gala #endif 635d1712369SKumar Gala 636737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 637737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 638737537efSRuchika Gupta #define CONFIG_CMD_HASH 639737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 640737537efSRuchika Gupta #endif 641737537efSRuchika Gupta 642d1712369SKumar Gala /* 643d1712369SKumar Gala * Miscellaneous configurable options 644d1712369SKumar Gala */ 645d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 646d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 647d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 648d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 649d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 650d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 651d1712369SKumar Gala #else 652d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 653d1712369SKumar Gala #endif 654d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 655d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 656d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 657d1712369SKumar Gala 658d1712369SKumar Gala /* 659d1712369SKumar Gala * For booting Linux, the board info and command line data 660a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 661d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 662d1712369SKumar Gala */ 663a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 664a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 665d1712369SKumar Gala 666d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 667d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 668d1712369SKumar Gala #endif 669d1712369SKumar Gala 670d1712369SKumar Gala /* 671d1712369SKumar Gala * Environment Configuration 672d1712369SKumar Gala */ 6738b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 674b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 675d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 676d1712369SKumar Gala 677d1712369SKumar Gala /* default location for tftp and bootm */ 678d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 679d1712369SKumar Gala 680d1712369SKumar Gala 681d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 682d1712369SKumar Gala 683*529fb062SYork Sun #ifdef CONFIG_TARGET_P4080DS 68468d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 68568d4230cSRamneek Mehresh #else 68668d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 68768d4230cSRamneek Mehresh #endif 68868d4230cSRamneek Mehresh 689d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 690c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 69168d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 69255964bb6Sramneek mehresh "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 69355964bb6Sramneek mehresh "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 694d1712369SKumar Gala "netdev=eth0\0" \ 6955368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6965368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 697c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 698c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 699c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 700c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 701c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 702c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 703d1712369SKumar Gala "consoledev=ttyS0\0" \ 704d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 705d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 706b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 707d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 7083246584dSKim Phillips "bdev=sda3\0" 709d1712369SKumar Gala 710d1712369SKumar Gala #define CONFIG_HDBOOT \ 711d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 712d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 713d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 714d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 715d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 716d1712369SKumar Gala 717d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 718d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 719d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 720d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 721d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 722d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 723d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 724d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 725d1712369SKumar Gala 726d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 727d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 728d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 729d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 730d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 731d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 732d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 733d1712369SKumar Gala 734d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 735d1712369SKumar Gala 7367065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7377065b7d4SRuchika Gupta 738d1712369SKumar Gala #endif /* __CONFIG_H */ 739