xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision 5050f6f0e56af0e02c3e362d9af2b628d6c8da12)
1d1712369SKumar Gala /*
23d7506faSramneek mehresh  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d1712369SKumar Gala  */
6d1712369SKumar Gala 
7d1712369SKumar Gala /*
8d1712369SKumar Gala  * Corenet DS style board configuration file
9d1712369SKumar Gala  */
10d1712369SKumar Gala #ifndef __CONFIG_H
11d1712369SKumar Gala #define __CONFIG_H
12d1712369SKumar Gala 
1315672c6dSYork Sun #define CONFIG_SYS_GENERIC_BOARD
1415672c6dSYork Sun #define CONFIG_DISPLAY_BOARDINFO
1515672c6dSYork Sun 
16d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
17d1712369SKumar Gala 
182a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
19467a40dfSAneesh Bansal #ifdef CONFIG_SECURE_BOOT
20467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
21467a40dfSAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
22467a40dfSAneesh Bansal #ifdef CONFIG_NAND
23467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_NAND
24467a40dfSAneesh Bansal #endif
25*5050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_COPY_RAM
26467a40dfSAneesh Bansal #else
272a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
282a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
29e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
305d898a00SShaohui Xie #if defined(CONFIG_P3041DS)
31e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
325d898a00SShaohui Xie #elif defined(CONFIG_P4080DS)
33e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
345d898a00SShaohui Xie #elif defined(CONFIG_P5020DS)
35e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
3694025b1cSShaohui Xie #elif defined(CONFIG_P5040DS)
37e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
385d898a00SShaohui Xie #endif
392a9fab82SShaohui Xie #endif
40467a40dfSAneesh Bansal #endif
412a9fab82SShaohui Xie 
42461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
43292dc6c5SLiu Gang /* Set 1M boot space */
44461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
45461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
46461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
47292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
48292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH
49292dc6c5SLiu Gang #endif
50292dc6c5SLiu Gang 
51d1712369SKumar Gala /* High Level Configuration Options */
52d1712369SKumar Gala #define CONFIG_BOOKE
53d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
54d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
55d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
56d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
57d1712369SKumar Gala 
58ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
59e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE	0xeff40000
60ed179152SKumar Gala #endif
61ed179152SKumar Gala 
627a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
637a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
647a577fdaSKumar Gala #endif
657a577fdaSKumar Gala 
66d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
67d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
68d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
69737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
70d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
71d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
72d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
73d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
74d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
75d1712369SKumar Gala 
76d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
77d1712369SKumar Gala 
78d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
79d1712369SKumar Gala 
80d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
81461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
82d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
830a85a9e7SLiu Gang #endif
84d1712369SKumar Gala #else
85d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
86d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
8780e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
88be827c7aSShaohui Xie #endif
89be827c7aSShaohui Xie 
90be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
91be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
92be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
93be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
94be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
95be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
96be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
97be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
98be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
99be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
100be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
101be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
102be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
1034394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
104be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
105be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
106e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 1658)
107374a235dSShaohui Xie #elif defined(CONFIG_NAND)
108374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
109374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
110374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
111e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
112461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1130a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1140a85a9e7SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1150a85a9e7SLiu Gang #define CONFIG_ENV_SIZE		0x2000
116fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
117fd0451e4SLiu Gang #define CONFIG_ENV_SIZE		0x2000
118be827c7aSShaohui Xie #else
119be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1202a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
121be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
122be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
123d1712369SKumar Gala #endif
124d1712369SKumar Gala 
125d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
126d1712369SKumar Gala 
127d1712369SKumar Gala /*
128d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
129d1712369SKumar Gala  */
130d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
131d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
132d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
133d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1348ed20f2cSYork Sun #define	CONFIG_DDR_ECC
135d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
136d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
137d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
138d1712369SKumar Gala #endif
139d1712369SKumar Gala 
140d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
141d1712369SKumar Gala 
142d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
143d1712369SKumar Gala #define CONFIG_ADDR_MAP
144d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
145d1712369SKumar Gala #endif
146d1712369SKumar Gala 
1474672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
148d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
149d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
150d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
151d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
152d1712369SKumar Gala 
153d1712369SKumar Gala /*
1542a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1552a9fab82SShaohui Xie  */
1562a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1572a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1582a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1592a9fab82SShaohui Xie #else
1602a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1612a9fab82SShaohui Xie #endif
1622a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1632a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1642a9fab82SShaohui Xie 
165d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
166d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
167d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
168d1712369SKumar Gala #endif
169d1712369SKumar Gala 
170d1712369SKumar Gala /* EEPROM */
171d1712369SKumar Gala #define CONFIG_ID_EEPROM
172d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
173d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
174d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
175d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
176d1712369SKumar Gala 
177d1712369SKumar Gala /*
178d1712369SKumar Gala  * DDR Setup
179d1712369SKumar Gala  */
180d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
181d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
182d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
183d1712369SKumar Gala 
184d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
18590870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
186d1712369SKumar Gala 
187d1712369SKumar Gala #define CONFIG_DDR_SPD
1885614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
189d1712369SKumar Gala 
190d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
191d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
192d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
193e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
19428a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
195d1712369SKumar Gala 
196d1712369SKumar Gala /*
197d1712369SKumar Gala  * Local Bus Definitions
198d1712369SKumar Gala  */
199d1712369SKumar Gala 
200d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
201d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
202d1712369SKumar Gala 
203d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
204d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
205d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
206d1712369SKumar Gala #else
207d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
208d1712369SKumar Gala #endif
209d1712369SKumar Gala 
210374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
2117ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
212374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
213374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
214d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
215d1712369SKumar Gala 
216d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
217d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
218d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
219d1712369SKumar Gala 
220d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
221d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
222d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
223d1712369SKumar Gala #else
224d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
225d1712369SKumar Gala #endif
226d1712369SKumar Gala 
227d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
228d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
229d1712369SKumar Gala 
230d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
231d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
232d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
233d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
234d1712369SKumar Gala 
235d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
236d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
237d1712369SKumar Gala 
238d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
239d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
240d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
241d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
242d1712369SKumar Gala 
24314d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
244d1712369SKumar Gala 
2452a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2462a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2472a9fab82SShaohui Xie #endif
2482a9fab82SShaohui Xie 
249e02aea61SKumar Gala /* Nand Flash */
250e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
251e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
252e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
253e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
254e02aea61SKumar Gala #else
255e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
256e02aea61SKumar Gala #endif
257e02aea61SKumar Gala 
258e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
259e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
260e02aea61SKumar Gala #define CONFIG_CMD_NAND
261e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
262e02aea61SKumar Gala 
263e02aea61SKumar Gala /* NAND flash config */
264e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
265e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
266e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
267e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
268e02aea61SKumar Gala 			       | BR_V)		       /* valid */
269e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
270e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
271e02aea61SKumar Gala 			       | OR_FCM_CSCT \
272e02aea61SKumar Gala 			       | OR_FCM_CST \
273e02aea61SKumar Gala 			       | OR_FCM_CHT \
274e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
275e02aea61SKumar Gala 			       | OR_FCM_TRLX \
276e02aea61SKumar Gala 			       | OR_FCM_EHTR)
277e02aea61SKumar Gala 
278374a235dSShaohui Xie #ifdef CONFIG_NAND
279374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
280374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
281374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
282374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
283374a235dSShaohui Xie #else
284374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
285374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
286e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
287e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
288374a235dSShaohui Xie #endif
289374a235dSShaohui Xie #else
290374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
291374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
292c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
293e02aea61SKumar Gala 
294d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
295d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
296d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
297d1712369SKumar Gala 
298d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
299d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
300d1712369SKumar Gala #define CONFIG_MISC_INIT_R
301d1712369SKumar Gala 
302d1712369SKumar Gala #define CONFIG_HWCONFIG
303d1712369SKumar Gala 
304d1712369SKumar Gala /* define to use L1 as initial stack */
305d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
307d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
308d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
309d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
310d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
311d1712369SKumar Gala /* The assembler doesn't like typecast */
312d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
313d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
314d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
315d1712369SKumar Gala #else
316d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
317d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
318d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
319d1712369SKumar Gala #endif
320553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
321d1712369SKumar Gala 
32225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
323d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
324d1712369SKumar Gala 
3259307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
326d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
327d1712369SKumar Gala 
328d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
329d1712369SKumar Gala  * open - index 2
330d1712369SKumar Gala  * shorted - index 1
331d1712369SKumar Gala  */
332d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
333d1712369SKumar Gala #define CONFIG_SYS_NS16550
334d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
335d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
336d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
337d1712369SKumar Gala 
338d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
339d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
340d1712369SKumar Gala 
341d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
342d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
343d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
344d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
345d1712369SKumar Gala 
346d1712369SKumar Gala /* Use the HUSH parser */
347d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
348d1712369SKumar Gala 
349d1712369SKumar Gala /* pass open firmware flat tree */
350d1712369SKumar Gala #define CONFIG_OF_LIBFDT
351d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
352d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
353d1712369SKumar Gala 
354d1712369SKumar Gala /* new uImage format support */
355d1712369SKumar Gala #define CONFIG_FIT
356d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
357d1712369SKumar Gala 
358d1712369SKumar Gala /* I2C */
35900f792e0SHeiko Schocher #define CONFIG_SYS_I2C
36000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
36100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
36200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
36300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
36400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
36500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
36600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
367d1712369SKumar Gala 
368d1712369SKumar Gala /*
369d1712369SKumar Gala  * RapidIO
370d1712369SKumar Gala  */
371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
372d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
374d1712369SKumar Gala #else
375a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
376d1712369SKumar Gala #endif
377a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
378d1712369SKumar Gala 
379a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
380d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
381a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
382d1712369SKumar Gala #else
383a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
384d1712369SKumar Gala #endif
385a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
386d1712369SKumar Gala 
387d1712369SKumar Gala /*
3885ffa88ecSLiu Gang  * for slave u-boot IMAGE instored in master memory space,
3895ffa88ecSLiu Gang  * PHYS must be aligned based on the SIZE
3905ffa88ecSLiu Gang  */
391e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
392e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
393e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
394e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3953f1af81bSLiu Gang /*
396ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
3973f1af81bSLiu Gang  * PHYS must be aligned based on the SIZE
3983f1af81bSLiu Gang  */
399e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
400b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
401b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
402ff65f126SLiu Gang 
4035056c8e0SLiu Gang /* slave core release by master*/
404b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
405b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
4065ffa88ecSLiu Gang 
4075ffa88ecSLiu Gang /*
408461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
409292dc6c5SLiu Gang  */
410461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
411461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
412461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
413461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
414292dc6c5SLiu Gang #endif
415292dc6c5SLiu Gang 
416292dc6c5SLiu Gang /*
4172dd3095dSShaohui Xie  * eSPI - Enhanced SPI
4182dd3095dSShaohui Xie  */
4192dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
4202dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
4212dd3095dSShaohui Xie #define CONFIG_CMD_SF
4222dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
4232dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
4242dd3095dSShaohui Xie 
4252dd3095dSShaohui Xie /*
426d1712369SKumar Gala  * General PCI
427d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
428d1712369SKumar Gala  */
429d1712369SKumar Gala 
430d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
431d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
432d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
433d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
434d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
435d1712369SKumar Gala #else
436d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
437d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
438d1712369SKumar Gala #endif
439d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
440d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
441d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
442d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
443d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
444d1712369SKumar Gala #else
445d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
446d1712369SKumar Gala #endif
447d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
448d1712369SKumar Gala 
449d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
450d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
451d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
452d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
453d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
454d1712369SKumar Gala #else
455d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
456d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
457d1712369SKumar Gala #endif
458d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
459d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
460d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
461d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
462d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
463d1712369SKumar Gala #else
464d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
465d1712369SKumar Gala #endif
466d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
467d1712369SKumar Gala 
468d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
46902bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
470d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
471d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
472d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
473d1712369SKumar Gala #else
474d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
475d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
476d1712369SKumar Gala #endif
477d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
478d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
479d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
480d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
481d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
482d1712369SKumar Gala #else
483d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
484d1712369SKumar Gala #endif
485d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
486d1712369SKumar Gala 
4871bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4881bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4891bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4901bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4911bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4921bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4931bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4941bf8e9fdSKumar Gala 
495d1712369SKumar Gala /* Qman/Bman */
49624995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
497d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
498d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
499d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
500d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
501d1712369SKumar Gala #else
502d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
503d1712369SKumar Gala #endif
504d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
5053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
5063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
5073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
5083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5093fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
5103fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
5113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5123fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
513d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
514d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
515d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
516d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
517d1712369SKumar Gala #else
518d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
519d1712369SKumar Gala #endif
520d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
5213fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
5223fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
5233fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
5243fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
5253fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
5263fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
5273fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
5283fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
529d1712369SKumar Gala 
530d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
531d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
532d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
533ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
534ffadc441STimur Tabi /*
535ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
536ffadc441STimur Tabi  * env, so we got 0x110000.
537ffadc441STimur Tabi  */
538f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
539dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
540ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
541ffadc441STimur Tabi /*
542ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
543e222b1f3SPrabhakar Kushwaha  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
544e222b1f3SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
545ffadc441STimur Tabi  */
546f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
547dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1680)
548ffadc441STimur Tabi #elif defined(CONFIG_NAND)
549f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
550dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
551461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
552292dc6c5SLiu Gang /*
553292dc6c5SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
554292dc6c5SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
555292dc6c5SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
556461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
557461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
558292dc6c5SLiu Gang  */
559292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
560dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
561d1712369SKumar Gala #else
562f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
563dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
564d1712369SKumar Gala #endif
565f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
566f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
567d1712369SKumar Gala 
568d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
569d1712369SKumar Gala #define CONFIG_FMAN_ENET
5702915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5712915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5722915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
573d1712369SKumar Gala #endif
574d1712369SKumar Gala 
575d1712369SKumar Gala #ifdef CONFIG_PCI
576842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
577d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
578d1712369SKumar Gala #define CONFIG_E1000
579d1712369SKumar Gala 
580d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
581d1712369SKumar Gala #define CONFIG_DOS_PARTITION
582d1712369SKumar Gala #endif	/* CONFIG_PCI */
583d1712369SKumar Gala 
584d1712369SKumar Gala /* SATA */
585d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
586d1712369SKumar Gala #define CONFIG_LIBATA
587d1712369SKumar Gala #define CONFIG_FSL_SATA
588d1712369SKumar Gala 
589d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
590d1712369SKumar Gala #define CONFIG_SATA1
591d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
592d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
593d1712369SKumar Gala #define CONFIG_SATA2
594d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
595d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
596d1712369SKumar Gala 
597d1712369SKumar Gala #define CONFIG_LBA48
598d1712369SKumar Gala #define CONFIG_CMD_SATA
599d1712369SKumar Gala #define CONFIG_DOS_PARTITION
600d1712369SKumar Gala #define CONFIG_CMD_EXT2
601d1712369SKumar Gala #endif
602d1712369SKumar Gala 
603d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
604d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
605d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
606d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
607d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
608d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
609d1712369SKumar Gala 
610d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
611d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
612d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
613d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
614d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
615d1712369SKumar Gala 
616d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
617d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
618d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
619d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
620d1712369SKumar Gala #endif
621d1712369SKumar Gala 
622d1712369SKumar Gala /*
623d1712369SKumar Gala  * Environment
624d1712369SKumar Gala  */
625d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
626d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
627d1712369SKumar Gala 
628d1712369SKumar Gala /*
629d1712369SKumar Gala  * Command line configuration.
630d1712369SKumar Gala  */
631a000b795SKim Phillips #define CONFIG_CMD_DHCP
632d1712369SKumar Gala #define CONFIG_CMD_ELF
633d1712369SKumar Gala #define CONFIG_CMD_ERRATA
634a000b795SKim Phillips #define CONFIG_CMD_GREPENV
635d1712369SKumar Gala #define CONFIG_CMD_IRQ
636d1712369SKumar Gala #define CONFIG_CMD_I2C
637d1712369SKumar Gala #define CONFIG_CMD_MII
638d1712369SKumar Gala #define CONFIG_CMD_PING
6399570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
640d1712369SKumar Gala 
641d1712369SKumar Gala #ifdef CONFIG_PCI
642d1712369SKumar Gala #define CONFIG_CMD_PCI
643d1712369SKumar Gala #endif
644d1712369SKumar Gala 
645d1712369SKumar Gala /*
646d1712369SKumar Gala * USB
647d1712369SKumar Gala */
6483d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6493d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6503d7506faSramneek mehresh 
6513d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
652d1712369SKumar Gala #define CONFIG_CMD_USB
653d1712369SKumar Gala #define CONFIG_USB_STORAGE
654d1712369SKumar Gala #define CONFIG_USB_EHCI
655d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
656d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
657d1712369SKumar Gala #define CONFIG_CMD_EXT2
6583d7506faSramneek mehresh #endif
659d1712369SKumar Gala 
660d1712369SKumar Gala #ifdef CONFIG_MMC
661d1712369SKumar Gala #define CONFIG_FSL_ESDHC
662d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
663d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
664d1712369SKumar Gala #define CONFIG_CMD_MMC
665d1712369SKumar Gala #define CONFIG_GENERIC_MMC
666d1712369SKumar Gala #define CONFIG_CMD_EXT2
667d1712369SKumar Gala #define CONFIG_CMD_FAT
668d1712369SKumar Gala #define CONFIG_DOS_PARTITION
669d1712369SKumar Gala #endif
670d1712369SKumar Gala 
671737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
672737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
673737537efSRuchika Gupta #define CONFIG_CMD_HASH
674737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
675737537efSRuchika Gupta #endif
676737537efSRuchika Gupta 
677d1712369SKumar Gala /*
678d1712369SKumar Gala  * Miscellaneous configurable options
679d1712369SKumar Gala  */
680d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
681d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
682d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
683d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
684d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
685d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
686d1712369SKumar Gala #else
687d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
688d1712369SKumar Gala #endif
689d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
690d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
691d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
692d1712369SKumar Gala 
693d1712369SKumar Gala /*
694d1712369SKumar Gala  * For booting Linux, the board info and command line data
695a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
696d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
697d1712369SKumar Gala  */
698a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
699a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
700d1712369SKumar Gala 
701d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
702d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
703d1712369SKumar Gala #endif
704d1712369SKumar Gala 
705d1712369SKumar Gala /*
706d1712369SKumar Gala  * Environment Configuration
707d1712369SKumar Gala  */
7088b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
709b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
710d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
711d1712369SKumar Gala 
712d1712369SKumar Gala /* default location for tftp and bootm */
713d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
714d1712369SKumar Gala 
715d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
716d1712369SKumar Gala 
717d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
718d1712369SKumar Gala 
719055ce080STimur Tabi #ifdef CONFIG_P4080DS
72068d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
72168d4230cSRamneek Mehresh #else
72268d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
72368d4230cSRamneek Mehresh #endif
72468d4230cSRamneek Mehresh 
725d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
726c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
72768d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
72855964bb6Sramneek mehresh 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
72955964bb6Sramneek mehresh 	"usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
730d1712369SKumar Gala 	"netdev=eth0\0"						\
7315368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7325368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
733c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
734c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
735c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
736c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
737c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
738c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
739d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
740d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
741d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
742d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
743d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
7443246584dSKim Phillips 	"bdev=sda3\0"
745d1712369SKumar Gala 
746d1712369SKumar Gala #define CONFIG_HDBOOT					\
747d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
748d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
749d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
750d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
751d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
752d1712369SKumar Gala 
753d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
754d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
755d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
756d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
757d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
758d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
759d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
760d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
761d1712369SKumar Gala 
762d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
763d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
764d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
765d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
766d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
767d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
768d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
769d1712369SKumar Gala 
770d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
771d1712369SKumar Gala 
7727065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h>
7737065b7d4SRuchika Gupta 
774789490b6SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
775789490b6SRuchika Gupta #define CONFIG_CMD_BLOB
776789490b6SRuchika Gupta #endif
777789490b6SRuchika Gupta 
778d1712369SKumar Gala #endif	/* __CONFIG_H */
779