xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision 4672e1ea2d64a1937a5a2ba0c13b8000034ef668)
1d1712369SKumar Gala /*
2d1712369SKumar Gala  * Copyright 2009-2010 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
4d1712369SKumar Gala  * See file CREDITS for list of people who contributed to this
5d1712369SKumar Gala  * project.
6d1712369SKumar Gala  *
7d1712369SKumar Gala  * This program is free software; you can redistribute it and/or
8d1712369SKumar Gala  * modify it under the terms of the GNU General Public License as
9d1712369SKumar Gala  * published by the Free Software Foundation; either version 2 of
10d1712369SKumar Gala  * the License, or (at your option) any later version.
11d1712369SKumar Gala  *
12d1712369SKumar Gala  * This program is distributed in the hope that it will be useful,
13d1712369SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14d1712369SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15d1712369SKumar Gala  * GNU General Public License for more details.
16d1712369SKumar Gala  *
17d1712369SKumar Gala  * You should have received a copy of the GNU General Public License
18d1712369SKumar Gala  * along with this program; if not, write to the Free Software
19d1712369SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20d1712369SKumar Gala  * MA 02111-1307 USA
21d1712369SKumar Gala  */
22d1712369SKumar Gala 
23d1712369SKumar Gala /*
24d1712369SKumar Gala  * Corenet DS style board configuration file
25d1712369SKumar Gala  */
26d1712369SKumar Gala #ifndef __CONFIG_H
27d1712369SKumar Gala #define __CONFIG_H
28d1712369SKumar Gala 
29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
30d1712369SKumar Gala 
31d1712369SKumar Gala /* High Level Configuration Options */
32d1712369SKumar Gala #define CONFIG_BOOKE
33d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
34d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
35d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
36d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
37d1712369SKumar Gala #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
38d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
39d1712369SKumar Gala 
40d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
41d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
42d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
43d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
44d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
45d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
46d1712369SKumar Gala #define CONFIG_PCIE3			/* PCIE controler 3 */
47d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
48d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
49d1712369SKumar Gala #define CONFIG_SYS_HAS_SERDES		/* has SERDES */
50d1712369SKumar Gala 
51d1712369SKumar Gala #define CONFIG_SRIO1			/* SRIO port 1 */
52d1712369SKumar Gala #define CONFIG_SRIO2			/* SRIO port 2 */
53d1712369SKumar Gala 
54d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
55d1712369SKumar Gala 
56d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
57d1712369SKumar Gala 
58d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
59d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
60d1712369SKumar Gala #else
61d1712369SKumar Gala #define CONFIG_ENV_IS_IN_FLASH
62d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
63d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
64d1712369SKumar Gala #endif
65d1712369SKumar Gala 
66d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
67d1712369SKumar Gala #define CONFIG_ICS307_REFCLK_HZ	33333000  /* ICS307 clock chip ref freq */
68d1712369SKumar Gala 
69d1712369SKumar Gala /*
70d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
71d1712369SKumar Gala  */
72d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
73d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
74d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
75d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
762d941de9SWolfgang Denk /*#define	CONFIG_DDR_ECC*/
77d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
78d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
79d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
80d1712369SKumar Gala #endif
81d1712369SKumar Gala 
82d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
83d1712369SKumar Gala 
84d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
85d1712369SKumar Gala #define CONFIG_ADDR_MAP
86d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
87d1712369SKumar Gala #endif
88d1712369SKumar Gala 
89*4672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
90d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
91d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
92d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
93d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
94d1712369SKumar Gala 
95d1712369SKumar Gala /*
96d1712369SKumar Gala  * Base addresses -- Note these are effective addresses where the
97d1712369SKumar Gala  * actual resources get mapped (not physical addresses)
98d1712369SKumar Gala  */
99d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT	0xfe000000	/* CCSRBAR Default */
100d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR		0xfe000000	/* relocated CCSRBAR */
101d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
102d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS		0xffe000000ull	/* physical addr of CCSRBAR */
103d1712369SKumar Gala #else
104d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */
105d1712369SKumar Gala #endif
106d1712369SKumar Gala #define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */
107d1712369SKumar Gala 
108d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
109d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
110d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
111d1712369SKumar Gala #endif
112d1712369SKumar Gala 
113d1712369SKumar Gala /* EEPROM */
114d1712369SKumar Gala #define CONFIG_ID_EEPROM
115d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
116d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
117d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
118d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
119d1712369SKumar Gala 
120d1712369SKumar Gala /*
121d1712369SKumar Gala  * DDR Setup
122d1712369SKumar Gala  */
123d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
124d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
125d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
126d1712369SKumar Gala 
127d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
12890870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
129d1712369SKumar Gala 
130d1712369SKumar Gala #define CONFIG_DDR_SPD
131d1712369SKumar Gala #define CONFIG_FSL_DDR3
132d1712369SKumar Gala 
133d1712369SKumar Gala #ifdef CONFIG_DDR_SPD
134d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
135d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
136d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
137d1712369SKumar Gala #else
138d1712369SKumar Gala #define CONFIG_SYS_SDRAM_SIZE		4096
139d1712369SKumar Gala 
140d1712369SKumar Gala #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
141d1712369SKumar Gala #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
142d1712369SKumar Gala #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014202
143d1712369SKumar Gala #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014202
144d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_3		0x01031000
145d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_0		0x55440804
146d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_1		0x74713a66
147d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_2		0x0fb8911b
148d1712369SKumar Gala #define CONFIG_SYS_DDR_MODE_1		0x00421850
149d1712369SKumar Gala #define CONFIG_SYS_DDR_MODE_2		0x00100000
150d1712369SKumar Gala #define CONFIG_SYS_DDR_MODE_CTRL	0x00000000
151d1712369SKumar Gala #define CONFIG_SYS_DDR_INTERVAL		0x10400100
152d1712369SKumar Gala #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
153d1712369SKumar Gala #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
154d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_4		0x00220001
155d1712369SKumar Gala #define CONFIG_SYS_DDR_TIMING_5		0x03401500
156d1712369SKumar Gala #define CONFIG_SYS_DDR_ZQ_CNTL		0x89080600
157d1712369SKumar Gala #define CONFIG_SYS_DDR_WRLVL_CNTL	0x8655a608
158d1712369SKumar Gala #define CONFIG_SYS_DDR_CONTROL		0xc7048000
159d1712369SKumar Gala #define CONFIG_SYS_DDR_CONTROL2		0x24400011
160d1712369SKumar Gala #define CONFIG_SYS_DDR_CDR1		0x00000000
161d1712369SKumar Gala #define CONFIG_SYS_DDR_CDR2		0x00000000
162d1712369SKumar Gala #define CONFIG_SYS_DDR_ERR_INT_EN	0x0000000d
163d1712369SKumar Gala #define CONFIG_SYS_DDR_ERR_DIS		0x00000000
164d1712369SKumar Gala #define CONFIG_SYS_DDR_SBE		0x00010000
165d1712369SKumar Gala #define CONFIG_SYS_DDR_DEBUG_18		0x40100400
166d1712369SKumar Gala 
167d1712369SKumar Gala #define CONFIG_SYS_DDR2_CS0_BNDS	0x008000bf
168d1712369SKumar Gala #define CONFIG_SYS_DDR2_CS1_BNDS	0x00C000ff
169d1712369SKumar Gala #define CONFIG_SYS_DDR2_CS0_CONFIG	CONFIG_SYS_DDR_CS0_CONFIG
170d1712369SKumar Gala #define CONFIG_SYS_DDR2_CS1_CONFIG	CONFIG_SYS_DDR_CS1_CONFIG
171d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_3	CONFIG_SYS_DDR_TIMING_3
172d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_0	CONFIG_SYS_DDR_TIMING_0
173d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_1	CONFIG_SYS_DDR_TIMING_1
174d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_2	CONFIG_SYS_DDR_TIMING_2
175d1712369SKumar Gala #define CONFIG_SYS_DDR2_MODE_1		CONFIG_SYS_DDR_MODE_1
176d1712369SKumar Gala #define CONFIG_SYS_DDR2_MODE_2		CONFIG_SYS_DDR_MODE_2
177d1712369SKumar Gala #define CONFIG_SYS_DDR2_MODE_CTRL	CONFIG_SYS_DDR_MODE_CTRL
178d1712369SKumar Gala #define CONFIG_SYS_DDR2_INTERVAL	CONFIG_SYS_DDR_INTERVAL
179d1712369SKumar Gala #define CONFIG_SYS_DDR2_DATA_INIT	CONFIG_SYS_DDR_DATA_INIT
180d1712369SKumar Gala #define CONFIG_SYS_DDR2_CLK_CTRL	CONFIG_SYS_DDR_CLK_CTRL
181d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_4	CONFIG_SYS_DDR_TIMING_4
182d1712369SKumar Gala #define CONFIG_SYS_DDR2_TIMING_5	CONFIG_SYS_DDR_TIMING_5
183d1712369SKumar Gala #define CONFIG_SYS_DDR2_ZQ_CNTL		CONFIG_SYS_DDR_ZQ_CNTL
184d1712369SKumar Gala #define CONFIG_SYS_DDR2_WRLVL_CNTL	CONFIG_SYS_DDR_WRLVL_CNTL
185d1712369SKumar Gala #define CONFIG_SYS_DDR2_CONTROL		CONFIG_SYS_DDR_CONTROL
186d1712369SKumar Gala #define CONFIG_SYS_DDR2_CONTROL2	CONFIG_SYS_DDR_CONTROL2
187d1712369SKumar Gala #define CONFIG_SYS_DDR2_CDR1		CONFIG_SYS_DDR_CDR1
188d1712369SKumar Gala #define CONFIG_SYS_DDR2_CDR2		CONFIG_SYS_DDR_CDR2
189d1712369SKumar Gala #define CONFIG_SYS_DDR2_ERR_INT_EN	CONFIG_SYS_DDR_ERR_INT_EN
190d1712369SKumar Gala #define CONFIG_SYS_DDR2_ERR_DIS		CONFIG_SYS_DDR_ERR_DIS
191d1712369SKumar Gala #define CONFIG_SYS_DDR2_SBE		CONFIG_SYS_DDR_SBE
192d1712369SKumar Gala #define CONFIG_SYS_DDR2_DEBUG_18	CONFIG_SYS_DDR_DEBUG_18
193d1712369SKumar Gala 
194d1712369SKumar Gala #endif
195d1712369SKumar Gala 
196d1712369SKumar Gala /*
197d1712369SKumar Gala  * Local Bus Definitions
198d1712369SKumar Gala  */
199d1712369SKumar Gala 
200d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
201d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
202d1712369SKumar Gala 
203d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
204d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
205d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
206d1712369SKumar Gala #else
207d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
208d1712369SKumar Gala #endif
209d1712369SKumar Gala 
210d1712369SKumar Gala #define CONFIG_SYS_BR0_PRELIM \
211d1712369SKumar Gala 	(BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
212d1712369SKumar Gala 	 BR_PS_16 | BR_V)
213d1712369SKumar Gala #define CONFIG_SYS_OR0_PRELIM	((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
214d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
215d1712369SKumar Gala 
216d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
217d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
218d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
219d1712369SKumar Gala 
220d1712369SKumar Gala #define CONFIG_FSL_NGPIXIS		/* use common ngPIXIS code */
221d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
222d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
223d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
224d1712369SKumar Gala #else
225d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
226d1712369SKumar Gala #endif
227d1712369SKumar Gala 
228d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
229d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
230d1712369SKumar Gala 
231d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
232d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
233d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
234d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
235d1712369SKumar Gala 
236d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
237d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
238d1712369SKumar Gala 
239d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
240d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
241d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
242d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
243d1712369SKumar Gala 
24414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
245d1712369SKumar Gala 
246d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
247d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
248d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
249d1712369SKumar Gala 
250d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
251d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
252d1712369SKumar Gala #define CONFIG_MISC_INIT_R
253d1712369SKumar Gala 
254d1712369SKumar Gala #define CONFIG_HWCONFIG
255d1712369SKumar Gala 
256d1712369SKumar Gala /* define to use L1 as initial stack */
257d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
258d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
259d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
260d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
261d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
262d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
263d1712369SKumar Gala /* The assembler doesn't like typecast */
264d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
265d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
266d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
267d1712369SKumar Gala #else
268d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
269d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
270d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
271d1712369SKumar Gala #endif
272d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_END		0x00004000	/* End of used area in RAM */
273d1712369SKumar Gala 
274d1712369SKumar Gala #define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */
275d1712369SKumar Gala #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
276d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
277d1712369SKumar Gala 
278d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
279d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
280d1712369SKumar Gala 
281d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
282d1712369SKumar Gala  * open - index 2
283d1712369SKumar Gala  * shorted - index 1
284d1712369SKumar Gala  */
285d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
286d1712369SKumar Gala #define CONFIG_SYS_NS16550
287d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
288d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
289d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
290d1712369SKumar Gala 
291d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
292d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
293d1712369SKumar Gala 
294d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
295d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
296d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
297d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
298d1712369SKumar Gala 
299d1712369SKumar Gala /* Use the HUSH parser */
300d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
301d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
302d1712369SKumar Gala 
303d1712369SKumar Gala /* pass open firmware flat tree */
304d1712369SKumar Gala #define CONFIG_OF_LIBFDT
305d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
306d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
307d1712369SKumar Gala 
308d1712369SKumar Gala /* new uImage format support */
309d1712369SKumar Gala #define CONFIG_FIT
310d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
311d1712369SKumar Gala 
312d1712369SKumar Gala /* I2C */
313d1712369SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
314d1712369SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
315d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS
316d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE
317d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
318d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE		0x7F
319d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET		0x118000
320d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET		0x118100
321d1712369SKumar Gala 
322d1712369SKumar Gala /*
323d1712369SKumar Gala  * RapidIO
324d1712369SKumar Gala  */
325d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_VIRT	0xa0000000
326d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
327d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_PHYS	0xc20000000ull
328d1712369SKumar Gala #else
329d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_PHYS	0xa0000000
330d1712369SKumar Gala #endif
331d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_SIZE	0x10000000	/* 256M */
332d1712369SKumar Gala 
333d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_VIRT	0xb0000000
334d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
335d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_PHYS	0xc30000000ull
336d1712369SKumar Gala #else
337d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_PHYS	0xb0000000
338d1712369SKumar Gala #endif
339d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_SIZE	0x10000000	/* 256M */
340d1712369SKumar Gala 
341d1712369SKumar Gala /*
342d1712369SKumar Gala  * General PCI
343d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
344d1712369SKumar Gala  */
345d1712369SKumar Gala 
346d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
347d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
348d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
349d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
350d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
351d1712369SKumar Gala #else
352d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
353d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
354d1712369SKumar Gala #endif
355d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
356d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
357d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
358d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
359d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
360d1712369SKumar Gala #else
361d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
362d1712369SKumar Gala #endif
363d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
364d1712369SKumar Gala 
365d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
366d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
367d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
368d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
369d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
370d1712369SKumar Gala #else
371d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
372d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
373d1712369SKumar Gala #endif
374d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
375d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
376d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
377d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
378d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
379d1712369SKumar Gala #else
380d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
381d1712369SKumar Gala #endif
382d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
383d1712369SKumar Gala 
384d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
385d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT	0xe0000000
386d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
387d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
388d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
389d1712369SKumar Gala #else
390d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
391d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
392d1712369SKumar Gala #endif
393d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
394d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
395d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
396d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
397d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
398d1712369SKumar Gala #else
399d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
400d1712369SKumar Gala #endif
401d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
402d1712369SKumar Gala 
4031bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4041bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4051bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4061bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4071bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4081bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4091bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4101bf8e9fdSKumar Gala 
411d1712369SKumar Gala /* Qman/Bman */
412d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
413d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
414d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
415d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
416d1712369SKumar Gala #else
417d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
418d1712369SKumar Gala #endif
419d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
420d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
421d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
422d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
423d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
424d1712369SKumar Gala #else
425d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
426d1712369SKumar Gala #endif
427d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
428d1712369SKumar Gala 
429d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
430d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
431d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
432d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR		0xEF000000
433d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
434d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS	0xFEF000000ULL
435d1712369SKumar Gala #else
436d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS	CONFIG_SYS_FMAN_FW_ADDR
437d1712369SKumar Gala #endif
438d1712369SKumar Gala 
439d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
440d1712369SKumar Gala #define CONFIG_FMAN_ENET
441d1712369SKumar Gala #endif
442d1712369SKumar Gala 
443d1712369SKumar Gala #ifdef CONFIG_PCI
444d1712369SKumar Gala 
445d1712369SKumar Gala /*PCIE video card used*/
446d1712369SKumar Gala #define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE1_IO_VIRT
447d1712369SKumar Gala 
448d1712369SKumar Gala /* video */
449d1712369SKumar Gala #define CONFIG_VIDEO
450d1712369SKumar Gala 
451d1712369SKumar Gala #ifdef CONFIG_VIDEO
452d1712369SKumar Gala #define CONFIG_BIOSEMU
453d1712369SKumar Gala #define CONFIG_CFB_CONSOLE
454d1712369SKumar Gala #define CONFIG_VIDEO_SW_CURSOR
455d1712369SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE
456d1712369SKumar Gala #define CONFIG_ATI_RADEON_FB
457d1712369SKumar Gala #define CONFIG_VIDEO_LOGO
458d1712369SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
459d1712369SKumar Gala #endif
460d1712369SKumar Gala 
461d1712369SKumar Gala #define CONFIG_NET_MULTI
462d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
463d1712369SKumar Gala #define CONFIG_E1000
464d1712369SKumar Gala 
465d1712369SKumar Gala #ifndef CONFIG_PCI_PNP
466d1712369SKumar Gala #define PCI_ENET0_IOADDR		CONFIG_SYS_PCI1_IO_BUS
467d1712369SKumar Gala #define PCI_ENET0_MEMADDR		CONFIG_SYS_PCI1_IO_BUS
468d1712369SKumar Gala #define PCI_IDSEL_NUMBER		0x11	/* IDSEL = AD11 */
469d1712369SKumar Gala #endif
470d1712369SKumar Gala 
471d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
472d1712369SKumar Gala #define CONFIG_DOS_PARTITION
473d1712369SKumar Gala #endif	/* CONFIG_PCI */
474d1712369SKumar Gala 
475d1712369SKumar Gala /* SATA */
476d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
477d1712369SKumar Gala #define CONFIG_LIBATA
478d1712369SKumar Gala #define CONFIG_FSL_SATA
479d1712369SKumar Gala 
480d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
481d1712369SKumar Gala #define CONFIG_SATA1
482d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
483d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
484d1712369SKumar Gala #define CONFIG_SATA2
485d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
486d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
487d1712369SKumar Gala 
488d1712369SKumar Gala #define CONFIG_LBA48
489d1712369SKumar Gala #define CONFIG_CMD_SATA
490d1712369SKumar Gala #define CONFIG_DOS_PARTITION
491d1712369SKumar Gala #define CONFIG_CMD_EXT2
492d1712369SKumar Gala #endif
493d1712369SKumar Gala 
494d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
495d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
496d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
497d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
498d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
499d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
500d1712369SKumar Gala 
501d1712369SKumar Gala #if (CONFIG_SYS_NUM_FMAN == 2)
502d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
503d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
504d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
505d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
506d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
507d1712369SKumar Gala #endif
508d1712369SKumar Gala 
509d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
510d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
511d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
512d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
513d1712369SKumar Gala #endif
514d1712369SKumar Gala 
515d1712369SKumar Gala /*
516d1712369SKumar Gala  * Environment
517d1712369SKumar Gala  */
518d1712369SKumar Gala #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
519d1712369SKumar Gala #define CONFIG_ENV_SIZE		0x2000
520d1712369SKumar Gala #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
521d1712369SKumar Gala 
522d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
523d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
524d1712369SKumar Gala 
525d1712369SKumar Gala /*
526d1712369SKumar Gala  * Command line configuration.
527d1712369SKumar Gala  */
528d1712369SKumar Gala #include <config_cmd_default.h>
529d1712369SKumar Gala 
530d1712369SKumar Gala #define CONFIG_CMD_ELF
531d1712369SKumar Gala #define CONFIG_CMD_ERRATA
532d1712369SKumar Gala #define CONFIG_CMD_IRQ
533d1712369SKumar Gala #define CONFIG_CMD_I2C
534d1712369SKumar Gala #define CONFIG_CMD_MII
535d1712369SKumar Gala #define CONFIG_CMD_PING
536d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
537d1712369SKumar Gala 
538d1712369SKumar Gala #ifdef CONFIG_PCI
539d1712369SKumar Gala #define CONFIG_CMD_PCI
540d1712369SKumar Gala #define CONFIG_CMD_NET
541d1712369SKumar Gala #endif
542d1712369SKumar Gala 
543d1712369SKumar Gala /*
544d1712369SKumar Gala * USB
545d1712369SKumar Gala */
546d1712369SKumar Gala #define CONFIG_CMD_USB
547d1712369SKumar Gala #define CONFIG_USB_STORAGE
548d1712369SKumar Gala #define CONFIG_USB_EHCI
549d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
550d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
551d1712369SKumar Gala #define CONFIG_CMD_EXT2
552d1712369SKumar Gala 
553d1712369SKumar Gala #define CONFIG_MMC
554d1712369SKumar Gala 
555d1712369SKumar Gala #ifdef CONFIG_MMC
556d1712369SKumar Gala #define CONFIG_FSL_ESDHC
557d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
558d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
559d1712369SKumar Gala #define CONFIG_CMD_MMC
560d1712369SKumar Gala #define CONFIG_GENERIC_MMC
561d1712369SKumar Gala #define CONFIG_CMD_EXT2
562d1712369SKumar Gala #define CONFIG_CMD_FAT
563d1712369SKumar Gala #define CONFIG_DOS_PARTITION
564d1712369SKumar Gala #endif
565d1712369SKumar Gala 
566d1712369SKumar Gala /*
567d1712369SKumar Gala  * Miscellaneous configurable options
568d1712369SKumar Gala  */
569d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
570d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
571d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
572d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
573d1712369SKumar Gala #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
574d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
575d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
576d1712369SKumar Gala #else
577d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
578d1712369SKumar Gala #endif
579d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
580d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
581d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
582d1712369SKumar Gala #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
583d1712369SKumar Gala 
584d1712369SKumar Gala /*
585d1712369SKumar Gala  * For booting Linux, the board info and command line data
586d1712369SKumar Gala  * have to be in the first 16 MB of memory, since this is
587d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
588d1712369SKumar Gala  */
589d1712369SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(16 << 20)	/* Initial Memory map for Linux*/
590d1712369SKumar Gala 
591d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
592d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
593d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
594d1712369SKumar Gala #endif
595d1712369SKumar Gala 
596d1712369SKumar Gala /*
597d1712369SKumar Gala  * Environment Configuration
598d1712369SKumar Gala  */
599d1712369SKumar Gala #define CONFIG_ROOTPATH		/opt/nfsroot
600d1712369SKumar Gala #define CONFIG_BOOTFILE		uImage
601d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
602d1712369SKumar Gala 
603d1712369SKumar Gala /* default location for tftp and bootm */
604d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
605d1712369SKumar Gala 
606d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
607d1712369SKumar Gala 
608d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
609d1712369SKumar Gala 
610d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
611c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
612c2b3b640SEmil Medve 	"bank_intlv=cs0_cs1\0"					\
613d1712369SKumar Gala 	"netdev=eth0\0"						\
614d1712369SKumar Gala 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"			\
61514d0a02aSWolfgang Denk 	"ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"			\
616c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
617c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
618c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
619c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
620c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
621c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
622d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
623d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
624d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
625d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
626d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
627d1712369SKumar Gala 	"bdev=sda3\0"						\
628d1712369SKumar Gala 	"c=ffe\0"						\
629d1712369SKumar Gala 	"fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0"
630d1712369SKumar Gala 
631d1712369SKumar Gala #define CONFIG_HDBOOT					\
632d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
633d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
634d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
635d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
636d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
637d1712369SKumar Gala 
638d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
639d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
640d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
641d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
642d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
643d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
644d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
645d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
646d1712369SKumar Gala 
647d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
648d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
649d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
650d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
651d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
652d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
653d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
654d1712369SKumar Gala 
655d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
656d1712369SKumar Gala 
657d1712369SKumar Gala #endif	/* __CONFIG_H */
658