1d1712369SKumar Gala /* 2a09b9b68SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 342a9fab82SShaohui Xie #endif 352a9fab82SShaohui Xie 36292dc6c5SLiu Gang #ifdef CONFIG_SRIOBOOT_SLAVE 37292dc6c5SLiu Gang /* Set 1M boot space */ 38292dc6c5SLiu Gang #define CONFIG_SYS_SRIOBOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 39292dc6c5SLiu Gang #define CONFIG_SYS_SRIOBOOT_SLAVE_ADDR_PHYS \ 40292dc6c5SLiu Gang (0x300000000ull | CONFIG_SYS_SRIOBOOT_SLAVE_ADDR) 41292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 42292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 43292dc6c5SLiu Gang #endif 44292dc6c5SLiu Gang 45d1712369SKumar Gala /* High Level Configuration Options */ 46d1712369SKumar Gala #define CONFIG_BOOKE 47d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 48d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 49d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 50d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 51d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 52d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 53d1712369SKumar Gala 54ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 55ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 56ed179152SKumar Gala #endif 57ed179152SKumar Gala 587a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 597a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 607a577fdaSKumar Gala #endif 617a577fdaSKumar Gala 62d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 63d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 64d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 65d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 66d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 67d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 68d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 69d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 70d1712369SKumar Gala 71a09b9b68SKumar Gala #define CONFIG_SYS_SRIO 72d1712369SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 73d1712369SKumar Gala #define CONFIG_SRIO2 /* SRIO port 2 */ 74d1712369SKumar Gala 75d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 76d1712369SKumar Gala 77d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 78d1712369SKumar Gala 79d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 80d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 81d1712369SKumar Gala #else 82d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 83d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 8480e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 85be827c7aSShaohui Xie #endif 86be827c7aSShaohui Xie 87be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 88be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 89be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 90be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 91be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 92be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 93be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 94be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 95be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 96be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 97be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 98be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 99be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 1004394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 101be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 102be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 103be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET (512 * 1097) 104374a235dSShaohui Xie #elif defined(CONFIG_NAND) 105374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 106374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 107374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 108374a235dSShaohui Xie #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 109fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 110fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 111be827c7aSShaohui Xie #else 112be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1132a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 114be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 115be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 116d1712369SKumar Gala #endif 117d1712369SKumar Gala 118d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 119d1712369SKumar Gala 120d1712369SKumar Gala /* 121d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 122d1712369SKumar Gala */ 123d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 124d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 125d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 126d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1278ed20f2cSYork Sun #define CONFIG_DDR_ECC 128d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 129d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 130d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 131d1712369SKumar Gala #endif 132d1712369SKumar Gala 133d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 134d1712369SKumar Gala 135d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 136d1712369SKumar Gala #define CONFIG_ADDR_MAP 137d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 138d1712369SKumar Gala #endif 139d1712369SKumar Gala 1404672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 141d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 142d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 143d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 144d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 145d1712369SKumar Gala 146d1712369SKumar Gala /* 1472a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1482a9fab82SShaohui Xie */ 1492a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1502a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1512a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1522a9fab82SShaohui Xie #else 1532a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1542a9fab82SShaohui Xie #endif 1552a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1562a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1572a9fab82SShaohui Xie 158d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 159d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 160d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 161d1712369SKumar Gala #endif 162d1712369SKumar Gala 163d1712369SKumar Gala /* EEPROM */ 164d1712369SKumar Gala #define CONFIG_ID_EEPROM 165d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 166d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 167d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 168d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 169d1712369SKumar Gala 170d1712369SKumar Gala /* 171d1712369SKumar Gala * DDR Setup 172d1712369SKumar Gala */ 173d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 174d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 175d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 176d1712369SKumar Gala 177d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 17890870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 179d1712369SKumar Gala 180d1712369SKumar Gala #define CONFIG_DDR_SPD 181d1712369SKumar Gala #define CONFIG_FSL_DDR3 182d1712369SKumar Gala 183ae6b03feSShengzhou Liu #ifdef CONFIG_P3060QDS 184ae6b03feSShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 185ae6b03feSShengzhou Liu #else 186d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 187ae6b03feSShengzhou Liu #endif 188d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 189d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 190e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 19128a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 192d1712369SKumar Gala 193d1712369SKumar Gala /* 194d1712369SKumar Gala * Local Bus Definitions 195d1712369SKumar Gala */ 196d1712369SKumar Gala 197d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 198d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 199d1712369SKumar Gala 200d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 201d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 202d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 203d1712369SKumar Gala #else 204d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 205d1712369SKumar Gala #endif 206d1712369SKumar Gala 207374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 208374a235dSShaohui Xie (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \ 209374a235dSShaohui Xie | BR_PS_16 | BR_V) 210374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 211d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 212d1712369SKumar Gala 213d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 214d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 215d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 216d1712369SKumar Gala 217d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 218d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 219d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 220d1712369SKumar Gala #else 221d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 222d1712369SKumar Gala #endif 223d1712369SKumar Gala 224d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 225d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 226d1712369SKumar Gala 227d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 228d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 229d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 230d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 231d1712369SKumar Gala 232d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 233d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 234d1712369SKumar Gala 235d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 236d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 237d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 238d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 239d1712369SKumar Gala 24014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 241d1712369SKumar Gala 2422a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2432a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2442a9fab82SShaohui Xie #endif 2452a9fab82SShaohui Xie 246e02aea61SKumar Gala /* Nand Flash */ 247e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 248e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 249e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 250e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 251e02aea61SKumar Gala #else 252e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 253e02aea61SKumar Gala #endif 254e02aea61SKumar Gala 255e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 256e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 257e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 258e02aea61SKumar Gala #define CONFIG_CMD_NAND 259e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 260e02aea61SKumar Gala 261e02aea61SKumar Gala /* NAND flash config */ 262e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 263e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 264e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 265e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 266e02aea61SKumar Gala | BR_V) /* valid */ 267e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 268e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 269e02aea61SKumar Gala | OR_FCM_CSCT \ 270e02aea61SKumar Gala | OR_FCM_CST \ 271e02aea61SKumar Gala | OR_FCM_CHT \ 272e02aea61SKumar Gala | OR_FCM_SCY_1 \ 273e02aea61SKumar Gala | OR_FCM_TRLX \ 274e02aea61SKumar Gala | OR_FCM_EHTR) 275e02aea61SKumar Gala 276374a235dSShaohui Xie #ifdef CONFIG_NAND 277374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 278374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 279374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 280374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 281374a235dSShaohui Xie #else 282374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 283374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 284e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 285e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 286374a235dSShaohui Xie #endif 287374a235dSShaohui Xie #else 288374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 289374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 290c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 291e02aea61SKumar Gala 292d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 293d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 294d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 295d1712369SKumar Gala 296d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 297d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 298d1712369SKumar Gala #define CONFIG_MISC_INIT_R 299d1712369SKumar Gala 300d1712369SKumar Gala #define CONFIG_HWCONFIG 301d1712369SKumar Gala 302d1712369SKumar Gala /* define to use L1 as initial stack */ 303d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 304d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 305d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 306d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 307d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 308d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 309d1712369SKumar Gala /* The assembler doesn't like typecast */ 310d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 311d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 312d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 313d1712369SKumar Gala #else 314d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 315d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 316d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 317d1712369SKumar Gala #endif 318553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 319d1712369SKumar Gala 32025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 321d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 322d1712369SKumar Gala 323d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 324d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 325d1712369SKumar Gala 326d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 327d1712369SKumar Gala * open - index 2 328d1712369SKumar Gala * shorted - index 1 329d1712369SKumar Gala */ 330d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 331d1712369SKumar Gala #define CONFIG_SYS_NS16550 332d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 333d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 334d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 335d1712369SKumar Gala 336d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 337d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 338d1712369SKumar Gala 339d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 340d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 341d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 342d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 343d1712369SKumar Gala 344d1712369SKumar Gala /* Use the HUSH parser */ 345d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 346d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 347d1712369SKumar Gala 348d1712369SKumar Gala /* pass open firmware flat tree */ 349d1712369SKumar Gala #define CONFIG_OF_LIBFDT 350d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 351d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 352d1712369SKumar Gala 353d1712369SKumar Gala /* new uImage format support */ 354d1712369SKumar Gala #define CONFIG_FIT 355d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 356d1712369SKumar Gala 357d1712369SKumar Gala /* I2C */ 358d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 359d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 360d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 361d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 362d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 363d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 364d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 365d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 366d1712369SKumar Gala 367d1712369SKumar Gala /* 368d1712369SKumar Gala * RapidIO 369d1712369SKumar Gala */ 370a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 371d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 372a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 373d1712369SKumar Gala #else 374a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 375d1712369SKumar Gala #endif 376a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 377d1712369SKumar Gala 378a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 379d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 380a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 381d1712369SKumar Gala #else 382a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 383d1712369SKumar Gala #endif 384a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 385d1712369SKumar Gala 386d1712369SKumar Gala /* 3875ffa88ecSLiu Gang * SRIOBOOT - MASTER 3885ffa88ecSLiu Gang */ 3895ffa88ecSLiu Gang #ifdef CONFIG_SRIOBOOT_MASTER 3905ffa88ecSLiu Gang /* master port for srioboot*/ 3915ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_MASTER_PORT 0 3925ffa88ecSLiu Gang /* #define CONFIG_SRIOBOOT_MASTER_PORT 1 */ 3935ffa88ecSLiu Gang /* 3945ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3955ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3965ffa88ecSLiu Gang */ 3975ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_IMAGE_LAW_PHYS1 0xfef080000ull 3985ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SRIO_PHYS1 0xfff80000ull 3995ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SIZE 0x80000 /* 512K */ 4005ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_IMAGE_LAW_PHYS2 0xfef080000ull 4015ffa88ecSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SRIO_PHYS2 0x3fff80000ull 402*3f1af81bSLiu Gang /* 403*3f1af81bSLiu Gang * for slave UCODE instored in master memory space, 404*3f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 405*3f1af81bSLiu Gang */ 406*3f1af81bSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_UCODE_LAW_PHYS 0xfef020000ull 407*3f1af81bSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_UCODE_SRIO_PHYS 0x3ffe00000ull 408*3f1af81bSLiu Gang #define CONFIG_SRIOBOOT_SLAVE_UCODE_SIZE 0x10000 /* 64K */ 4095ffa88ecSLiu Gang #endif 4105ffa88ecSLiu Gang 4115ffa88ecSLiu Gang /* 412292dc6c5SLiu Gang * SRIOBOOT - SLAVE 413292dc6c5SLiu Gang */ 414292dc6c5SLiu Gang #ifdef CONFIG_SRIOBOOT_SLAVE 415292dc6c5SLiu Gang /* slave port for srioboot */ 416292dc6c5SLiu Gang #define CONFIG_SRIOBOOT_SLAVE_PORT0 417292dc6c5SLiu Gang /* #define CONFIG_SRIOBOOT_SLAVE_PORT1 */ 418*3f1af81bSLiu Gang #define CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR 0xFFE00000 419*3f1af81bSLiu Gang #define CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR_PHYS \ 420*3f1af81bSLiu Gang (0x300000000ull | CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR) 421292dc6c5SLiu Gang #endif 422292dc6c5SLiu Gang 423292dc6c5SLiu Gang /* 4242dd3095dSShaohui Xie * eSPI - Enhanced SPI 4252dd3095dSShaohui Xie */ 4262dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4272dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4282dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4292dd3095dSShaohui Xie #define CONFIG_CMD_SF 4302dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4312dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4322dd3095dSShaohui Xie 4332dd3095dSShaohui Xie /* 434d1712369SKumar Gala * General PCI 435d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 436d1712369SKumar Gala */ 437d1712369SKumar Gala 438d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 439d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 440d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 441d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 442d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 443d1712369SKumar Gala #else 444d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 445d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 446d1712369SKumar Gala #endif 447d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 448d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 449d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 450d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 451d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 452d1712369SKumar Gala #else 453d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 454d1712369SKumar Gala #endif 455d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 456d1712369SKumar Gala 457d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 458d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 459d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 460d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 461d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 462d1712369SKumar Gala #else 463d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 464d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 465d1712369SKumar Gala #endif 466d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 467d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 468d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 469d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 470d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 471d1712369SKumar Gala #else 472d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 473d1712369SKumar Gala #endif 474d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 475d1712369SKumar Gala 476d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 47702bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 478d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 479d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 480d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 481d1712369SKumar Gala #else 482d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 483d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 484d1712369SKumar Gala #endif 485d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 486d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 487d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 488d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 489d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 490d1712369SKumar Gala #else 491d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 492d1712369SKumar Gala #endif 493d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 494d1712369SKumar Gala 4951bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4961bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4971bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4981bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4991bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 5001bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 5011bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 5021bf8e9fdSKumar Gala 503d1712369SKumar Gala /* Qman/Bman */ 50424995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 505d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 506d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 507d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 508d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 509d1712369SKumar Gala #else 510d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 511d1712369SKumar Gala #endif 512d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 513d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 514d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 515d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 516d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 517d1712369SKumar Gala #else 518d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 519d1712369SKumar Gala #endif 520d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 521d1712369SKumar Gala 522d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 523d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 524d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 525ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 526ffadc441STimur Tabi /* 527ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 528ffadc441STimur Tabi * env, so we got 0x110000. 529ffadc441STimur Tabi */ 530f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 531f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 532ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 533ffadc441STimur Tabi /* 534ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 535ffadc441STimur Tabi * about 545KB (1089 blocks), Env is stored after the image, and the env size is 536ffadc441STimur Tabi * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 537ffadc441STimur Tabi */ 538f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 539f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 540ffadc441STimur Tabi #elif defined(CONFIG_NAND) 541f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 542f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 543292dc6c5SLiu Gang #elif defined(CONFIG_SRIOBOOT_SLAVE) 544292dc6c5SLiu Gang /* 545292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 546292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 547292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 548292dc6c5SLiu Gang * slave SRIO outbound window->master inbound window->master LAW-> 549292dc6c5SLiu Gang * the ucode address in master's NOR flash. 550292dc6c5SLiu Gang */ 551292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 552*3f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 553d1712369SKumar Gala #else 554f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 555f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000 556d1712369SKumar Gala #endif 557f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 558f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 559d1712369SKumar Gala 560d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 561d1712369SKumar Gala #define CONFIG_FMAN_ENET 5622915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5632915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5642915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 565d1712369SKumar Gala #endif 566d1712369SKumar Gala 567d1712369SKumar Gala #ifdef CONFIG_PCI 568d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 569d1712369SKumar Gala #define CONFIG_E1000 570d1712369SKumar Gala 571d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 572d1712369SKumar Gala #define CONFIG_DOS_PARTITION 573d1712369SKumar Gala #endif /* CONFIG_PCI */ 574d1712369SKumar Gala 575d1712369SKumar Gala /* SATA */ 576d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 577d1712369SKumar Gala #define CONFIG_LIBATA 578d1712369SKumar Gala #define CONFIG_FSL_SATA 579d1712369SKumar Gala 580d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 581d1712369SKumar Gala #define CONFIG_SATA1 582d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 583d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 584d1712369SKumar Gala #define CONFIG_SATA2 585d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 586d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 587d1712369SKumar Gala 588d1712369SKumar Gala #define CONFIG_LBA48 589d1712369SKumar Gala #define CONFIG_CMD_SATA 590d1712369SKumar Gala #define CONFIG_DOS_PARTITION 591d1712369SKumar Gala #define CONFIG_CMD_EXT2 592d1712369SKumar Gala #endif 593d1712369SKumar Gala 594d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 595d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 596d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 597d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 598d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 599d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 600d1712369SKumar Gala 601d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 602d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 603d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 604d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 605d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 606d1712369SKumar Gala 607d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 608d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 609d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 610d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 611d1712369SKumar Gala #endif 612d1712369SKumar Gala 613d1712369SKumar Gala /* 614d1712369SKumar Gala * Environment 615d1712369SKumar Gala */ 616d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 617d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 618d1712369SKumar Gala 619d1712369SKumar Gala /* 620d1712369SKumar Gala * Command line configuration. 621d1712369SKumar Gala */ 622d1712369SKumar Gala #include <config_cmd_default.h> 623d1712369SKumar Gala 624a000b795SKim Phillips #define CONFIG_CMD_DHCP 625d1712369SKumar Gala #define CONFIG_CMD_ELF 626d1712369SKumar Gala #define CONFIG_CMD_ERRATA 627a000b795SKim Phillips #define CONFIG_CMD_GREPENV 628d1712369SKumar Gala #define CONFIG_CMD_IRQ 629d1712369SKumar Gala #define CONFIG_CMD_I2C 630d1712369SKumar Gala #define CONFIG_CMD_MII 631d1712369SKumar Gala #define CONFIG_CMD_PING 632d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6339570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 634d1712369SKumar Gala 635d1712369SKumar Gala #ifdef CONFIG_PCI 636d1712369SKumar Gala #define CONFIG_CMD_PCI 637d1712369SKumar Gala #define CONFIG_CMD_NET 638d1712369SKumar Gala #endif 639d1712369SKumar Gala 640d1712369SKumar Gala /* 641d1712369SKumar Gala * USB 642d1712369SKumar Gala */ 643d1712369SKumar Gala #define CONFIG_CMD_USB 644d1712369SKumar Gala #define CONFIG_USB_STORAGE 645d1712369SKumar Gala #define CONFIG_USB_EHCI 646d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 647d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 648d1712369SKumar Gala #define CONFIG_CMD_EXT2 649a3a3e7b2SShaohui Xie #define CONFIG_HAS_FSL_DR_USB 650d1712369SKumar Gala 651d1712369SKumar Gala #ifdef CONFIG_MMC 652d1712369SKumar Gala #define CONFIG_FSL_ESDHC 653d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 654d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 655d1712369SKumar Gala #define CONFIG_CMD_MMC 656d1712369SKumar Gala #define CONFIG_GENERIC_MMC 657d1712369SKumar Gala #define CONFIG_CMD_EXT2 658d1712369SKumar Gala #define CONFIG_CMD_FAT 659d1712369SKumar Gala #define CONFIG_DOS_PARTITION 660d1712369SKumar Gala #endif 661d1712369SKumar Gala 662d1712369SKumar Gala /* 663d1712369SKumar Gala * Miscellaneous configurable options 664d1712369SKumar Gala */ 665d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 666d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 667d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 668d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 669d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 670d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 671d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 672d1712369SKumar Gala #else 673d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 674d1712369SKumar Gala #endif 675d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 676d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 677d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 678d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 679d1712369SKumar Gala 680d1712369SKumar Gala /* 681d1712369SKumar Gala * For booting Linux, the board info and command line data 682a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 683d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 684d1712369SKumar Gala */ 685a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 686a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 687d1712369SKumar Gala 688d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 689d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 690d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 691d1712369SKumar Gala #endif 692d1712369SKumar Gala 693d1712369SKumar Gala /* 694d1712369SKumar Gala * Environment Configuration 695d1712369SKumar Gala */ 6968b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 697b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 698d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 699d1712369SKumar Gala 700d1712369SKumar Gala /* default location for tftp and bootm */ 701d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 702d1712369SKumar Gala 703d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 704d1712369SKumar Gala 705d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 706d1712369SKumar Gala 707ae6b03feSShengzhou Liu #if defined(CONFIG_P4080DS) || defined(CONFIG_P3060QDS) 70868d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 70968d4230cSRamneek Mehresh #else 71068d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 71168d4230cSRamneek Mehresh #endif 71268d4230cSRamneek Mehresh 713d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 714c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 71568d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 71668d4230cSRamneek Mehresh "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\ 717d1712369SKumar Gala "netdev=eth0\0" \ 718d1712369SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 71914d0a02aSWolfgang Denk "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 720c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 721c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 722c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 723c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 724c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 725c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 726d1712369SKumar Gala "consoledev=ttyS0\0" \ 727d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 728d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 729d1712369SKumar Gala "fdtaddr=c00000\0" \ 730d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 731d1712369SKumar Gala "bdev=sda3\0" \ 732ffadc441STimur Tabi "c=ffe\0" 733d1712369SKumar Gala 734d1712369SKumar Gala #define CONFIG_HDBOOT \ 735d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 736d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 737d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 738d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 739d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 740d1712369SKumar Gala 741d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 742d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 743d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 744d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 745d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 746d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 747d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 748d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 749d1712369SKumar Gala 750d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 751d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 752d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 753d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 754d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 755d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 756d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 757d1712369SKumar Gala 758d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 759d1712369SKumar Gala 7607065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 7617065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7627065b7d4SRuchika Gupta #endif 7637065b7d4SRuchika Gupta 764d1712369SKumar Gala #endif /* __CONFIG_H */ 765