1d1712369SKumar Gala /* 2a09b9b68SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 342a9fab82SShaohui Xie #endif 352a9fab82SShaohui Xie 36d1712369SKumar Gala /* High Level Configuration Options */ 37d1712369SKumar Gala #define CONFIG_BOOKE 38d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 39d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 40d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 41d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 42d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 43d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 44d1712369SKumar Gala 45ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 46ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 47ed179152SKumar Gala #endif 48ed179152SKumar Gala 497a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 507a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 517a577fdaSKumar Gala #endif 527a577fdaSKumar Gala 53d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 54d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 55d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 56d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 57d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 58d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 59d1712369SKumar Gala #define CONFIG_PCIE3 /* PCIE controler 3 */ 60d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 61d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 62d1712369SKumar Gala 63a09b9b68SKumar Gala #define CONFIG_SYS_SRIO 64d1712369SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 65d1712369SKumar Gala #define CONFIG_SRIO2 /* SRIO port 2 */ 66d1712369SKumar Gala 67d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 68d1712369SKumar Gala 69d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 70d1712369SKumar Gala 712a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 722a9fab82SShaohui Xie #define CONFIG_SYS_NO_FLASH /* Store ENV in memory only */ 732a9fab82SShaohui Xie #endif 742a9fab82SShaohui Xie 75d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 76d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 77d1712369SKumar Gala #else 78d1712369SKumar Gala #define CONFIG_ENV_IS_IN_FLASH 79d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 80d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 812a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 82d1712369SKumar Gala #endif 83d1712369SKumar Gala 84d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 85d1712369SKumar Gala 86d1712369SKumar Gala /* 87d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 88d1712369SKumar Gala */ 89d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 90d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 91d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 92d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 938ed20f2cSYork Sun #define CONFIG_DDR_ECC 94d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 95d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 96d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 97d1712369SKumar Gala #endif 98d1712369SKumar Gala 99d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 100d1712369SKumar Gala 101d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 102d1712369SKumar Gala #define CONFIG_ADDR_MAP 103d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 104d1712369SKumar Gala #endif 105d1712369SKumar Gala 1064672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 107d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 108d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 109d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 110d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 111d1712369SKumar Gala 112d1712369SKumar Gala /* 1132a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1142a9fab82SShaohui Xie */ 1152a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1162a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1172a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1182a9fab82SShaohui Xie #else 1192a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1202a9fab82SShaohui Xie #endif 1212a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1222a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1232a9fab82SShaohui Xie 1242a9fab82SShaohui Xie /* 125d1712369SKumar Gala * Base addresses -- Note these are effective addresses where the 126d1712369SKumar Gala * actual resources get mapped (not physical addresses) 127d1712369SKumar Gala */ 128d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */ 129d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */ 130d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 131d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */ 132d1712369SKumar Gala #else 133d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 134d1712369SKumar Gala #endif 135d1712369SKumar Gala #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 136d1712369SKumar Gala 137d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 138d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 139d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 140d1712369SKumar Gala #endif 141d1712369SKumar Gala 142d1712369SKumar Gala /* EEPROM */ 143d1712369SKumar Gala #define CONFIG_ID_EEPROM 144d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 145d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 146d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 147d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 148d1712369SKumar Gala 149d1712369SKumar Gala /* 150d1712369SKumar Gala * DDR Setup 151d1712369SKumar Gala */ 152d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 153d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 154d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 155d1712369SKumar Gala 156d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 15790870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 158d1712369SKumar Gala 159d1712369SKumar Gala #define CONFIG_DDR_SPD 160d1712369SKumar Gala #define CONFIG_FSL_DDR3 161d1712369SKumar Gala 162d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 163d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 164d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 165e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 16628a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 167d1712369SKumar Gala 168d1712369SKumar Gala /* 169d1712369SKumar Gala * Local Bus Definitions 170d1712369SKumar Gala */ 171d1712369SKumar Gala 172d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 173d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 174d1712369SKumar Gala 175d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 176d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 177d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 178d1712369SKumar Gala #else 179d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 180d1712369SKumar Gala #endif 181d1712369SKumar Gala 182d1712369SKumar Gala #define CONFIG_SYS_BR0_PRELIM \ 183d1712369SKumar Gala (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \ 184d1712369SKumar Gala BR_PS_16 | BR_V) 185d1712369SKumar Gala #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 186d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 187d1712369SKumar Gala 188d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 189d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 190d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 191d1712369SKumar Gala 192d1712369SKumar Gala #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */ 193d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 194d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 195d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 196d1712369SKumar Gala #else 197d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 198d1712369SKumar Gala #endif 199d1712369SKumar Gala 200d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 201d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 202d1712369SKumar Gala 203d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 204d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 205d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 206d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 207d1712369SKumar Gala 208d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 209d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 210d1712369SKumar Gala 211d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 212d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 213d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 214d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 215d1712369SKumar Gala 21614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 217d1712369SKumar Gala 2182a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2192a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2202a9fab82SShaohui Xie #endif 2212a9fab82SShaohui Xie 222e02aea61SKumar Gala /* Nand Flash */ 223e02aea61SKumar Gala #if defined(CONFIG_P3041DS) || defined(CONFIG_P5020DS) 224e02aea61SKumar Gala #define CONFIG_NAND_FSL_ELBC 225e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 226e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 227e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 228e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 229e02aea61SKumar Gala #else 230e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 231e02aea61SKumar Gala #endif 232e02aea61SKumar Gala 233e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 234e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 235e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 236e02aea61SKumar Gala #define CONFIG_CMD_NAND 237e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 238e02aea61SKumar Gala 239e02aea61SKumar Gala /* NAND flash config */ 240e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 241e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 242e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 243e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 244e02aea61SKumar Gala | BR_V) /* valid */ 245e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 246e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 247e02aea61SKumar Gala | OR_FCM_CSCT \ 248e02aea61SKumar Gala | OR_FCM_CST \ 249e02aea61SKumar Gala | OR_FCM_CHT \ 250e02aea61SKumar Gala | OR_FCM_SCY_1 \ 251e02aea61SKumar Gala | OR_FCM_TRLX \ 252e02aea61SKumar Gala | OR_FCM_EHTR) 253e02aea61SKumar Gala 254e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 255e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 256e02aea61SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 257e02aea61SKumar Gala #endif 258e02aea61SKumar Gala 259d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 260d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 261d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 262d1712369SKumar Gala 263d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 264d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 265d1712369SKumar Gala #define CONFIG_MISC_INIT_R 266d1712369SKumar Gala 267d1712369SKumar Gala #define CONFIG_HWCONFIG 268d1712369SKumar Gala 269d1712369SKumar Gala /* define to use L1 as initial stack */ 270d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 271d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 272d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 273d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 274d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 275d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 276d1712369SKumar Gala /* The assembler doesn't like typecast */ 277d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 278d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 279d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 280d1712369SKumar Gala #else 281d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 282d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 283d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 284d1712369SKumar Gala #endif 285553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 286d1712369SKumar Gala 28725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 288d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 289d1712369SKumar Gala 290d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 291d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 292d1712369SKumar Gala 293d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 294d1712369SKumar Gala * open - index 2 295d1712369SKumar Gala * shorted - index 1 296d1712369SKumar Gala */ 297d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 298d1712369SKumar Gala #define CONFIG_SYS_NS16550 299d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 300d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 301d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 302d1712369SKumar Gala 303d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 304d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 305d1712369SKumar Gala 306d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 307d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 308d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 309d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 310d1712369SKumar Gala 311d1712369SKumar Gala /* Use the HUSH parser */ 312d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 313d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 314d1712369SKumar Gala 315d1712369SKumar Gala /* pass open firmware flat tree */ 316d1712369SKumar Gala #define CONFIG_OF_LIBFDT 317d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 318d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 319d1712369SKumar Gala 320d1712369SKumar Gala /* new uImage format support */ 321d1712369SKumar Gala #define CONFIG_FIT 322d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 323d1712369SKumar Gala 324d1712369SKumar Gala /* I2C */ 325d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 326d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 327d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 328d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 329d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 330d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 331d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 332d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 333d1712369SKumar Gala 334d1712369SKumar Gala /* 335d1712369SKumar Gala * RapidIO 336d1712369SKumar Gala */ 337a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 338d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 339a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 340d1712369SKumar Gala #else 341a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 342d1712369SKumar Gala #endif 343a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 344d1712369SKumar Gala 345a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 346d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 347a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 348d1712369SKumar Gala #else 349a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 350d1712369SKumar Gala #endif 351a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 352d1712369SKumar Gala 353d1712369SKumar Gala /* 354*2dd3095dSShaohui Xie * eSPI - Enhanced SPI 355*2dd3095dSShaohui Xie */ 356*2dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 357*2dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 358*2dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 359*2dd3095dSShaohui Xie #define CONFIG_CMD_SF 360*2dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 361*2dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 362*2dd3095dSShaohui Xie 363*2dd3095dSShaohui Xie /* 364d1712369SKumar Gala * General PCI 365d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 366d1712369SKumar Gala */ 367d1712369SKumar Gala 368d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 369d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 370d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 371d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 372d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 373d1712369SKumar Gala #else 374d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 375d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 376d1712369SKumar Gala #endif 377d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 378d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 379d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 380d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 381d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 382d1712369SKumar Gala #else 383d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 384d1712369SKumar Gala #endif 385d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 386d1712369SKumar Gala 387d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 388d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 389d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 390d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 391d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 392d1712369SKumar Gala #else 393d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 394d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 395d1712369SKumar Gala #endif 396d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 397d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 398d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 399d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 400d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 401d1712369SKumar Gala #else 402d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 403d1712369SKumar Gala #endif 404d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 405d1712369SKumar Gala 406d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 40702bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 408d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 409d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 410d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 411d1712369SKumar Gala #else 412d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 413d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 414d1712369SKumar Gala #endif 415d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 416d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 417d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 418d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 419d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 420d1712369SKumar Gala #else 421d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 422d1712369SKumar Gala #endif 423d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 424d1712369SKumar Gala 4251bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4261bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4271bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4281bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4291bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4301bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4311bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4321bf8e9fdSKumar Gala 433d1712369SKumar Gala /* Qman/Bman */ 43424995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 435d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 436d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 437d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 438d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 439d1712369SKumar Gala #else 440d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 441d1712369SKumar Gala #endif 442d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 443d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 444d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 445d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 446d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 447d1712369SKumar Gala #else 448d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 449d1712369SKumar Gala #endif 450d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 451d1712369SKumar Gala 452d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 453d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 454d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 455d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000 456d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 457d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL 458d1712369SKumar Gala #else 459d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR 460d1712369SKumar Gala #endif 461d1712369SKumar Gala 462d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 463d1712369SKumar Gala #define CONFIG_FMAN_ENET 464d1712369SKumar Gala #endif 465d1712369SKumar Gala 466d1712369SKumar Gala #ifdef CONFIG_PCI 467d1712369SKumar Gala #define CONFIG_NET_MULTI 468d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 469d1712369SKumar Gala #define CONFIG_E1000 470d1712369SKumar Gala 471d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 472d1712369SKumar Gala #define CONFIG_DOS_PARTITION 473d1712369SKumar Gala #endif /* CONFIG_PCI */ 474d1712369SKumar Gala 475d1712369SKumar Gala /* SATA */ 476d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 477d1712369SKumar Gala #define CONFIG_LIBATA 478d1712369SKumar Gala #define CONFIG_FSL_SATA 479d1712369SKumar Gala 480d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 481d1712369SKumar Gala #define CONFIG_SATA1 482d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 483d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 484d1712369SKumar Gala #define CONFIG_SATA2 485d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 486d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 487d1712369SKumar Gala 488d1712369SKumar Gala #define CONFIG_LBA48 489d1712369SKumar Gala #define CONFIG_CMD_SATA 490d1712369SKumar Gala #define CONFIG_DOS_PARTITION 491d1712369SKumar Gala #define CONFIG_CMD_EXT2 492d1712369SKumar Gala #endif 493d1712369SKumar Gala 494d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 495d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 496d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 497d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 498d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 499d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 500d1712369SKumar Gala 501d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 502d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 503d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 504d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 505d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 506d1712369SKumar Gala 507d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 508d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 509d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 510d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 511d1712369SKumar Gala #endif 512d1712369SKumar Gala 513d1712369SKumar Gala /* 514d1712369SKumar Gala * Environment 515d1712369SKumar Gala */ 516d1712369SKumar Gala #define CONFIG_ENV_SIZE 0x2000 517d1712369SKumar Gala #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 518d1712369SKumar Gala 519d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 520d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 521d1712369SKumar Gala 522d1712369SKumar Gala /* 523d1712369SKumar Gala * Command line configuration. 524d1712369SKumar Gala */ 525d1712369SKumar Gala #include <config_cmd_default.h> 526d1712369SKumar Gala 527a000b795SKim Phillips #define CONFIG_CMD_DHCP 528d1712369SKumar Gala #define CONFIG_CMD_ELF 529d1712369SKumar Gala #define CONFIG_CMD_ERRATA 530a000b795SKim Phillips #define CONFIG_CMD_GREPENV 531d1712369SKumar Gala #define CONFIG_CMD_IRQ 532d1712369SKumar Gala #define CONFIG_CMD_I2C 533d1712369SKumar Gala #define CONFIG_CMD_MII 534d1712369SKumar Gala #define CONFIG_CMD_PING 535d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 536d1712369SKumar Gala 537d1712369SKumar Gala #ifdef CONFIG_PCI 538d1712369SKumar Gala #define CONFIG_CMD_PCI 539d1712369SKumar Gala #define CONFIG_CMD_NET 540d1712369SKumar Gala #endif 541d1712369SKumar Gala 542d1712369SKumar Gala /* 543d1712369SKumar Gala * USB 544d1712369SKumar Gala */ 545d1712369SKumar Gala #define CONFIG_CMD_USB 546d1712369SKumar Gala #define CONFIG_USB_STORAGE 547d1712369SKumar Gala #define CONFIG_USB_EHCI 548d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 549d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 550d1712369SKumar Gala #define CONFIG_CMD_EXT2 551d1712369SKumar Gala 552d1712369SKumar Gala #define CONFIG_MMC 553d1712369SKumar Gala 554d1712369SKumar Gala #ifdef CONFIG_MMC 555d1712369SKumar Gala #define CONFIG_FSL_ESDHC 556d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 557d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 558d1712369SKumar Gala #define CONFIG_CMD_MMC 559d1712369SKumar Gala #define CONFIG_GENERIC_MMC 560d1712369SKumar Gala #define CONFIG_CMD_EXT2 561d1712369SKumar Gala #define CONFIG_CMD_FAT 562d1712369SKumar Gala #define CONFIG_DOS_PARTITION 563d1712369SKumar Gala #endif 564d1712369SKumar Gala 565d1712369SKumar Gala /* 566d1712369SKumar Gala * Miscellaneous configurable options 567d1712369SKumar Gala */ 568d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 569d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 570d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 571d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 572d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 573d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 574d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 575d1712369SKumar Gala #else 576d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 577d1712369SKumar Gala #endif 578d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 579d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 580d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 581d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 582d1712369SKumar Gala 583d1712369SKumar Gala /* 584d1712369SKumar Gala * For booting Linux, the board info and command line data 585a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 586d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 587d1712369SKumar Gala */ 588a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 589a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 590d1712369SKumar Gala 591d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 592d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 593d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 594d1712369SKumar Gala #endif 595d1712369SKumar Gala 596d1712369SKumar Gala /* 597d1712369SKumar Gala * Environment Configuration 598d1712369SKumar Gala */ 599d1712369SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 600d1712369SKumar Gala #define CONFIG_BOOTFILE uImage 601d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 602d1712369SKumar Gala 603d1712369SKumar Gala /* default location for tftp and bootm */ 604d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 605d1712369SKumar Gala 606d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 607d1712369SKumar Gala 608d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 609d1712369SKumar Gala 610d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 611c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 612c2b3b640SEmil Medve "bank_intlv=cs0_cs1\0" \ 613d1712369SKumar Gala "netdev=eth0\0" \ 614d1712369SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 61514d0a02aSWolfgang Denk "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 616c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 617c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 618c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 619c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 620c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 621c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 622d1712369SKumar Gala "consoledev=ttyS0\0" \ 623d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 624d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 625d1712369SKumar Gala "fdtaddr=c00000\0" \ 626d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 627d1712369SKumar Gala "bdev=sda3\0" \ 628d1712369SKumar Gala "c=ffe\0" \ 629d1712369SKumar Gala "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0" 630d1712369SKumar Gala 631d1712369SKumar Gala #define CONFIG_HDBOOT \ 632d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 633d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 634d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 635d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 636d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 637d1712369SKumar Gala 638d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 639d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 640d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 641d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 642d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 643d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 644d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 645d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 646d1712369SKumar Gala 647d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 648d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 649d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 650d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 651d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 652d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 653d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 654d1712369SKumar Gala 655d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 656d1712369SKumar Gala 657d1712369SKumar Gala #endif /* __CONFIG_H */ 658