1d1712369SKumar Gala /* 2d1712369SKumar Gala * Copyright 2009-2010 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 31d1712369SKumar Gala /* High Level Configuration Options */ 32d1712369SKumar Gala #define CONFIG_BOOKE 33d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 34d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 35d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 36d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 37d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 38d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 39d1712369SKumar Gala 40d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 41d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 42d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 43d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 44d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 45d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 46d1712369SKumar Gala #define CONFIG_PCIE3 /* PCIE controler 3 */ 47d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 48d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 49d1712369SKumar Gala #define CONFIG_SYS_HAS_SERDES /* has SERDES */ 50d1712369SKumar Gala 51d1712369SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 52d1712369SKumar Gala #define CONFIG_SRIO2 /* SRIO port 2 */ 53d1712369SKumar Gala 54d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 55d1712369SKumar Gala 56d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 57d1712369SKumar Gala 58d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 59d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 60d1712369SKumar Gala #else 61d1712369SKumar Gala #define CONFIG_ENV_IS_IN_FLASH 62d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 63d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 64d1712369SKumar Gala #endif 65d1712369SKumar Gala 66d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 67d1712369SKumar Gala #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ 68d1712369SKumar Gala 69d1712369SKumar Gala /* 70d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 71d1712369SKumar Gala */ 72d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 73d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 74d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 75d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 762d941de9SWolfgang Denk /*#define CONFIG_DDR_ECC*/ 77d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 78d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 79d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 80d1712369SKumar Gala #endif 81d1712369SKumar Gala 82d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 83d1712369SKumar Gala 84d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 85d1712369SKumar Gala #define CONFIG_ADDR_MAP 86d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 87d1712369SKumar Gala #endif 88d1712369SKumar Gala 894672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 90d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 91d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 92d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 93d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 94d1712369SKumar Gala 95d1712369SKumar Gala /* 96d1712369SKumar Gala * Base addresses -- Note these are effective addresses where the 97d1712369SKumar Gala * actual resources get mapped (not physical addresses) 98d1712369SKumar Gala */ 99d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 /* CCSRBAR Default */ 100d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR 0xfe000000 /* relocated CCSRBAR */ 101d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 102d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS 0xffe000000ull /* physical addr of CCSRBAR */ 103d1712369SKumar Gala #else 104d1712369SKumar Gala #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */ 105d1712369SKumar Gala #endif 106d1712369SKumar Gala #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ 107d1712369SKumar Gala 108d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 109d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 110d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 111d1712369SKumar Gala #endif 112d1712369SKumar Gala 113d1712369SKumar Gala /* EEPROM */ 114d1712369SKumar Gala #define CONFIG_ID_EEPROM 115d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 116d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 117d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 118d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 119d1712369SKumar Gala 120d1712369SKumar Gala /* 121d1712369SKumar Gala * DDR Setup 122d1712369SKumar Gala */ 123d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 124d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 125d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 126d1712369SKumar Gala 127d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 12890870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 129d1712369SKumar Gala 130d1712369SKumar Gala #define CONFIG_DDR_SPD 131d1712369SKumar Gala #define CONFIG_FSL_DDR3 132d1712369SKumar Gala 133d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 134d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 135d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 13628a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 137d1712369SKumar Gala 138d1712369SKumar Gala /* 139d1712369SKumar Gala * Local Bus Definitions 140d1712369SKumar Gala */ 141d1712369SKumar Gala 142d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 143d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 144d1712369SKumar Gala 145d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 146d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 147d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 148d1712369SKumar Gala #else 149d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 150d1712369SKumar Gala #endif 151d1712369SKumar Gala 152d1712369SKumar Gala #define CONFIG_SYS_BR0_PRELIM \ 153d1712369SKumar Gala (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \ 154d1712369SKumar Gala BR_PS_16 | BR_V) 155d1712369SKumar Gala #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 156d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 157d1712369SKumar Gala 158d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 159d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 160d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 161d1712369SKumar Gala 162d1712369SKumar Gala #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */ 163d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 164d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 165d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 166d1712369SKumar Gala #else 167d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 168d1712369SKumar Gala #endif 169d1712369SKumar Gala 170d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 171d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 172d1712369SKumar Gala 173d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 174d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 175d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 176d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 177d1712369SKumar Gala 178d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 179d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 180d1712369SKumar Gala 181d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 182d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 183d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 184d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 185d1712369SKumar Gala 18614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 187d1712369SKumar Gala 188d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 189d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 190d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 191d1712369SKumar Gala 192d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 193d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 194d1712369SKumar Gala #define CONFIG_MISC_INIT_R 195d1712369SKumar Gala 196d1712369SKumar Gala #define CONFIG_HWCONFIG 197d1712369SKumar Gala 198d1712369SKumar Gala /* define to use L1 as initial stack */ 199d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 200d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 201d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 202d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 203d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 204d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 205d1712369SKumar Gala /* The assembler doesn't like typecast */ 206d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 207d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 208d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 209d1712369SKumar Gala #else 210d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 211d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 212d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 213d1712369SKumar Gala #endif 214553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 215d1712369SKumar Gala 216*25ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 217d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 218d1712369SKumar Gala 219d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 220d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 221d1712369SKumar Gala 222d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 223d1712369SKumar Gala * open - index 2 224d1712369SKumar Gala * shorted - index 1 225d1712369SKumar Gala */ 226d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 227d1712369SKumar Gala #define CONFIG_SYS_NS16550 228d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 229d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 230d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 231d1712369SKumar Gala 232d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 233d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 234d1712369SKumar Gala 235d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 236d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 237d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 238d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 239d1712369SKumar Gala 240d1712369SKumar Gala /* Use the HUSH parser */ 241d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 242d1712369SKumar Gala #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 243d1712369SKumar Gala 244d1712369SKumar Gala /* pass open firmware flat tree */ 245d1712369SKumar Gala #define CONFIG_OF_LIBFDT 246d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 247d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 248d1712369SKumar Gala 249d1712369SKumar Gala /* new uImage format support */ 250d1712369SKumar Gala #define CONFIG_FIT 251d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 252d1712369SKumar Gala 253d1712369SKumar Gala /* I2C */ 254d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 255d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 256d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 257d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 258d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 259d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 260d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 261d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 262d1712369SKumar Gala 263d1712369SKumar Gala /* 264d1712369SKumar Gala * RapidIO 265d1712369SKumar Gala */ 266d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_VIRT 0xa0000000 267d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 268d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_PHYS 0xc20000000ull 269d1712369SKumar Gala #else 270d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_PHYS 0xa0000000 271d1712369SKumar Gala #endif 272d1712369SKumar Gala #define CONFIG_SYS_RIO1_MEM_SIZE 0x10000000 /* 256M */ 273d1712369SKumar Gala 274d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_VIRT 0xb0000000 275d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 276d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_PHYS 0xc30000000ull 277d1712369SKumar Gala #else 278d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_PHYS 0xb0000000 279d1712369SKumar Gala #endif 280d1712369SKumar Gala #define CONFIG_SYS_RIO2_MEM_SIZE 0x10000000 /* 256M */ 281d1712369SKumar Gala 282d1712369SKumar Gala /* 283d1712369SKumar Gala * General PCI 284d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 285d1712369SKumar Gala */ 286d1712369SKumar Gala 287d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 288d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 289d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 290d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 291d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 292d1712369SKumar Gala #else 293d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 294d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 295d1712369SKumar Gala #endif 296d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 297d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 298d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 299d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 300d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 301d1712369SKumar Gala #else 302d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 303d1712369SKumar Gala #endif 304d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 305d1712369SKumar Gala 306d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 307d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 308d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 309d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 310d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 311d1712369SKumar Gala #else 312d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 313d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 314d1712369SKumar Gala #endif 315d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 316d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 317d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 318d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 319d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 320d1712369SKumar Gala #else 321d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 322d1712369SKumar Gala #endif 323d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 324d1712369SKumar Gala 325d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 326d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_VIRT 0xe0000000 327d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 328d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 329d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 330d1712369SKumar Gala #else 331d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 332d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 333d1712369SKumar Gala #endif 334d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 335d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 336d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 337d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 338d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 339d1712369SKumar Gala #else 340d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 341d1712369SKumar Gala #endif 342d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 343d1712369SKumar Gala 3441bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 3451bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 3461bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 3471bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 3481bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 3491bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 3501bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 3511bf8e9fdSKumar Gala 352d1712369SKumar Gala /* Qman/Bman */ 353d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 354d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 355d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 356d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 357d1712369SKumar Gala #else 358d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 359d1712369SKumar Gala #endif 360d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 361d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 362d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 363d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 364d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 365d1712369SKumar Gala #else 366d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 367d1712369SKumar Gala #endif 368d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 369d1712369SKumar Gala 370d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 371d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 372d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 373d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR 0xEF000000 374d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 375d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS 0xFEF000000ULL 376d1712369SKumar Gala #else 377d1712369SKumar Gala #define CONFIG_SYS_FMAN_FW_ADDR_PHYS CONFIG_SYS_FMAN_FW_ADDR 378d1712369SKumar Gala #endif 379d1712369SKumar Gala 380d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 381d1712369SKumar Gala #define CONFIG_FMAN_ENET 382d1712369SKumar Gala #endif 383d1712369SKumar Gala 384d1712369SKumar Gala #ifdef CONFIG_PCI 385d1712369SKumar Gala 386d1712369SKumar Gala /*PCIE video card used*/ 387d1712369SKumar Gala #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT 388d1712369SKumar Gala 389d1712369SKumar Gala /* video */ 390d1712369SKumar Gala #define CONFIG_VIDEO 391d1712369SKumar Gala 392d1712369SKumar Gala #ifdef CONFIG_VIDEO 393d1712369SKumar Gala #define CONFIG_BIOSEMU 394d1712369SKumar Gala #define CONFIG_CFB_CONSOLE 395d1712369SKumar Gala #define CONFIG_VIDEO_SW_CURSOR 396d1712369SKumar Gala #define CONFIG_VGA_AS_SINGLE_DEVICE 397d1712369SKumar Gala #define CONFIG_ATI_RADEON_FB 398d1712369SKumar Gala #define CONFIG_VIDEO_LOGO 399d1712369SKumar Gala #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET 400d1712369SKumar Gala #endif 401d1712369SKumar Gala 402d1712369SKumar Gala #define CONFIG_NET_MULTI 403d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 404d1712369SKumar Gala #define CONFIG_E1000 405d1712369SKumar Gala 406d1712369SKumar Gala #ifndef CONFIG_PCI_PNP 407d1712369SKumar Gala #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS 408d1712369SKumar Gala #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS 409d1712369SKumar Gala #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */ 410d1712369SKumar Gala #endif 411d1712369SKumar Gala 412d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 413d1712369SKumar Gala #define CONFIG_DOS_PARTITION 414d1712369SKumar Gala #endif /* CONFIG_PCI */ 415d1712369SKumar Gala 416d1712369SKumar Gala /* SATA */ 417d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 418d1712369SKumar Gala #define CONFIG_LIBATA 419d1712369SKumar Gala #define CONFIG_FSL_SATA 420d1712369SKumar Gala 421d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 422d1712369SKumar Gala #define CONFIG_SATA1 423d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 424d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 425d1712369SKumar Gala #define CONFIG_SATA2 426d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 427d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 428d1712369SKumar Gala 429d1712369SKumar Gala #define CONFIG_LBA48 430d1712369SKumar Gala #define CONFIG_CMD_SATA 431d1712369SKumar Gala #define CONFIG_DOS_PARTITION 432d1712369SKumar Gala #define CONFIG_CMD_EXT2 433d1712369SKumar Gala #endif 434d1712369SKumar Gala 435d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 436d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 437d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 438d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 439d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 440d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 441d1712369SKumar Gala 442d1712369SKumar Gala #if (CONFIG_SYS_NUM_FMAN == 2) 443d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 444d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 445d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 446d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 447d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 448d1712369SKumar Gala #endif 449d1712369SKumar Gala 450d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 451d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 452d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 453d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 454d1712369SKumar Gala #endif 455d1712369SKumar Gala 456d1712369SKumar Gala /* 457d1712369SKumar Gala * Environment 458d1712369SKumar Gala */ 459d1712369SKumar Gala #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 460d1712369SKumar Gala #define CONFIG_ENV_SIZE 0x2000 461d1712369SKumar Gala #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 462d1712369SKumar Gala 463d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 464d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 465d1712369SKumar Gala 466d1712369SKumar Gala /* 467d1712369SKumar Gala * Command line configuration. 468d1712369SKumar Gala */ 469d1712369SKumar Gala #include <config_cmd_default.h> 470d1712369SKumar Gala 471d1712369SKumar Gala #define CONFIG_CMD_ELF 472d1712369SKumar Gala #define CONFIG_CMD_ERRATA 473d1712369SKumar Gala #define CONFIG_CMD_IRQ 474d1712369SKumar Gala #define CONFIG_CMD_I2C 475d1712369SKumar Gala #define CONFIG_CMD_MII 476d1712369SKumar Gala #define CONFIG_CMD_PING 477d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 478d1712369SKumar Gala 479d1712369SKumar Gala #ifdef CONFIG_PCI 480d1712369SKumar Gala #define CONFIG_CMD_PCI 481d1712369SKumar Gala #define CONFIG_CMD_NET 482d1712369SKumar Gala #endif 483d1712369SKumar Gala 484d1712369SKumar Gala /* 485d1712369SKumar Gala * USB 486d1712369SKumar Gala */ 487d1712369SKumar Gala #define CONFIG_CMD_USB 488d1712369SKumar Gala #define CONFIG_USB_STORAGE 489d1712369SKumar Gala #define CONFIG_USB_EHCI 490d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 491d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 492d1712369SKumar Gala #define CONFIG_CMD_EXT2 493d1712369SKumar Gala 494d1712369SKumar Gala #define CONFIG_MMC 495d1712369SKumar Gala 496d1712369SKumar Gala #ifdef CONFIG_MMC 497d1712369SKumar Gala #define CONFIG_FSL_ESDHC 498d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 499d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 500d1712369SKumar Gala #define CONFIG_CMD_MMC 501d1712369SKumar Gala #define CONFIG_GENERIC_MMC 502d1712369SKumar Gala #define CONFIG_CMD_EXT2 503d1712369SKumar Gala #define CONFIG_CMD_FAT 504d1712369SKumar Gala #define CONFIG_DOS_PARTITION 505d1712369SKumar Gala #endif 506d1712369SKumar Gala 507d1712369SKumar Gala /* 508d1712369SKumar Gala * Miscellaneous configurable options 509d1712369SKumar Gala */ 510d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 511d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 512d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 513d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 514d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 515d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 516d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 517d1712369SKumar Gala #else 518d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 519d1712369SKumar Gala #endif 520d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 521d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 522d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 523d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 524d1712369SKumar Gala 525d1712369SKumar Gala /* 526d1712369SKumar Gala * For booting Linux, the board info and command line data 527d1712369SKumar Gala * have to be in the first 16 MB of memory, since this is 528d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 529d1712369SKumar Gala */ 530d1712369SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/ 531d1712369SKumar Gala 532d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 533d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 534d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 535d1712369SKumar Gala #endif 536d1712369SKumar Gala 537d1712369SKumar Gala /* 538d1712369SKumar Gala * Environment Configuration 539d1712369SKumar Gala */ 540d1712369SKumar Gala #define CONFIG_ROOTPATH /opt/nfsroot 541d1712369SKumar Gala #define CONFIG_BOOTFILE uImage 542d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 543d1712369SKumar Gala 544d1712369SKumar Gala /* default location for tftp and bootm */ 545d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 546d1712369SKumar Gala 547d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 548d1712369SKumar Gala 549d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 550d1712369SKumar Gala 551d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 552c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 553c2b3b640SEmil Medve "bank_intlv=cs0_cs1\0" \ 554d1712369SKumar Gala "netdev=eth0\0" \ 555d1712369SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 55614d0a02aSWolfgang Denk "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 557c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 558c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 559c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 560c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 561c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 562c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 563d1712369SKumar Gala "consoledev=ttyS0\0" \ 564d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 565d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 566d1712369SKumar Gala "fdtaddr=c00000\0" \ 567d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 568d1712369SKumar Gala "bdev=sda3\0" \ 569d1712369SKumar Gala "c=ffe\0" \ 570d1712369SKumar Gala "fman_ucode="MK_STR(CONFIG_SYS_FMAN_FW_ADDR_PHYS)"\0" 571d1712369SKumar Gala 572d1712369SKumar Gala #define CONFIG_HDBOOT \ 573d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 574d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 575d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 576d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 577d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 578d1712369SKumar Gala 579d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 580d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 581d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 582d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 583d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 584d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 585d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 586d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 587d1712369SKumar Gala 588d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 589d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 590d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 591d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 592d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 593d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 594d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 595d1712369SKumar Gala 596d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 597d1712369SKumar Gala 598d1712369SKumar Gala #endif /* __CONFIG_H */ 599