xref: /rk3399_rockchip-uboot/include/configs/corenet_ds.h (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
1d1712369SKumar Gala /*
23d7506faSramneek mehresh  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3d1712369SKumar Gala  *
4*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5d1712369SKumar Gala  */
6d1712369SKumar Gala 
7d1712369SKumar Gala /*
8d1712369SKumar Gala  * Corenet DS style board configuration file
9d1712369SKumar Gala  */
10d1712369SKumar Gala #ifndef __CONFIG_H
11d1712369SKumar Gala #define __CONFIG_H
12d1712369SKumar Gala 
13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h"
14d1712369SKumar Gala 
152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL
162a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
172a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
185d898a00SShaohui Xie #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
195d898a00SShaohui Xie #if defined(CONFIG_P3041DS)
205d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg
215d898a00SShaohui Xie #elif defined(CONFIG_P4080DS)
225d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg
235d898a00SShaohui Xie #elif defined(CONFIG_P5020DS)
245d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg
2594025b1cSShaohui Xie #elif defined(CONFIG_P5040DS)
2694025b1cSShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5040ds.cfg
275d898a00SShaohui Xie #endif
282a9fab82SShaohui Xie #endif
292a9fab82SShaohui Xie 
30461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
31292dc6c5SLiu Gang /* Set 1M boot space */
32461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
33461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
34461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
35292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
36292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH
37292dc6c5SLiu Gang #endif
38292dc6c5SLiu Gang 
39d1712369SKumar Gala /* High Level Configuration Options */
40d1712369SKumar Gala #define CONFIG_BOOKE
41d1712369SKumar Gala #define CONFIG_E500			/* BOOKE e500 family */
42d1712369SKumar Gala #define CONFIG_E500MC			/* BOOKE e500mc family */
43d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
44d1712369SKumar Gala #define CONFIG_MPC85xx			/* MPC85xx/PQ3 platform */
45d1712369SKumar Gala #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
46d1712369SKumar Gala #define CONFIG_MP			/* support multiple processors */
47d1712369SKumar Gala 
48ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE
49ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE	0xeff80000
50ed179152SKumar Gala #endif
51ed179152SKumar Gala 
527a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS
537a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
547a577fdaSKumar Gala #endif
557a577fdaSKumar Gala 
56d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
57d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
58d1712369SKumar Gala #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
59d1712369SKumar Gala #define CONFIG_PCI			/* Enable PCI/PCIE */
60d1712369SKumar Gala #define CONFIG_PCIE1			/* PCIE controler 1 */
61d1712369SKumar Gala #define CONFIG_PCIE2			/* PCIE controler 2 */
62d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
63d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
64d1712369SKumar Gala 
65d1712369SKumar Gala #define CONFIG_FSL_LAW			/* Use common FSL init code */
66d1712369SKumar Gala 
67d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE
68d1712369SKumar Gala 
69d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH
70461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
71d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE
720a85a9e7SLiu Gang #endif
73d1712369SKumar Gala #else
74d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER
75d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI
7680e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
77be827c7aSShaohui Xie #endif
78be827c7aSShaohui Xie 
79be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH)
80be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
81be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH
82be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS              0
83be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS               0
84be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ           10000000
85be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE             0
86be827c7aSShaohui Xie #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
87be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
88be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE            0x10000
89be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD)
90be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
91be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC
924394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
93be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV          0
94be827c7aSShaohui Xie #define CONFIG_ENV_SIZE			0x2000
95be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET		(512 * 1097)
96374a235dSShaohui Xie #elif defined(CONFIG_NAND)
97374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC
98374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND
99374a235dSShaohui Xie #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
100374a235dSShaohui Xie #define CONFIG_ENV_OFFSET		(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
101461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
1020a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE
1030a85a9e7SLiu Gang #define CONFIG_ENV_ADDR		0xffe20000
1040a85a9e7SLiu Gang #define CONFIG_ENV_SIZE		0x2000
105fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE)
106fd0451e4SLiu Gang #define CONFIG_ENV_SIZE		0x2000
107be827c7aSShaohui Xie #else
108be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH
1092a9fab82SShaohui Xie #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
110be827c7aSShaohui Xie #define CONFIG_ENV_SIZE		0x2000
111be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
112d1712369SKumar Gala #endif
113d1712369SKumar Gala 
114d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
115d1712369SKumar Gala 
116d1712369SKumar Gala /*
117d1712369SKumar Gala  * These can be toggled for performance analysis, otherwise use default.
118d1712369SKumar Gala  */
119d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING
120d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE
121d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
122d1712369SKumar Gala #define CONFIG_BTB			/* toggle branch predition */
1238ed20f2cSYork Sun #define	CONFIG_DDR_ECC
124d1712369SKumar Gala #ifdef CONFIG_DDR_ECC
125d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
126d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
127d1712369SKumar Gala #endif
128d1712369SKumar Gala 
129d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS
130d1712369SKumar Gala 
131d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
132d1712369SKumar Gala #define CONFIG_ADDR_MAP
133d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
134d1712369SKumar Gala #endif
135d1712369SKumar Gala 
1364672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
137d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
138d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END		0x00400000
139d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST
140d1712369SKumar Gala #define CONFIG_PANIC_HANG	/* do not reset board on panic */
141d1712369SKumar Gala 
142d1712369SKumar Gala /*
1432a9fab82SShaohui Xie  *  Config the L3 Cache as L3 SRAM
1442a9fab82SShaohui Xie  */
1452a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
1462a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT
1472a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
1482a9fab82SShaohui Xie #else
1492a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS	CONFIG_SYS_INIT_L3_ADDR
1502a9fab82SShaohui Xie #endif
1512a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE		(1024 << 10)
1522a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
1532a9fab82SShaohui Xie 
154d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
155d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR		0xf0000000
156d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
157d1712369SKumar Gala #endif
158d1712369SKumar Gala 
159d1712369SKumar Gala /* EEPROM */
160d1712369SKumar Gala #define CONFIG_ID_EEPROM
161d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID
162d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM	0
163d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
164d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
165d1712369SKumar Gala 
166d1712369SKumar Gala /*
167d1712369SKumar Gala  * DDR Setup
168d1712369SKumar Gala  */
169d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM
170d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
171d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
172d1712369SKumar Gala 
173d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR	1
17490870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
175d1712369SKumar Gala 
176d1712369SKumar Gala #define CONFIG_DDR_SPD
177d1712369SKumar Gala #define CONFIG_FSL_DDR3
178d1712369SKumar Gala 
179d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM	1
180d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1	0x51
181d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2	0x52
182e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
18328a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
184d1712369SKumar Gala 
185d1712369SKumar Gala /*
186d1712369SKumar Gala  * Local Bus Definitions
187d1712369SKumar Gala  */
188d1712369SKumar Gala 
189d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */
190d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR		LCRR_CLKDIV_8
191d1712369SKumar Gala 
192d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE		0xe0000000	/* Start of PromJet */
193d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
194d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	0xfe0000000ull
195d1712369SKumar Gala #else
196d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
197d1712369SKumar Gala #endif
198d1712369SKumar Gala 
199374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \
2007ee41107STimur Tabi 		(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
201374a235dSShaohui Xie 		 | BR_PS_16 | BR_V)
202374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
203d1712369SKumar Gala 					| OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
204d1712369SKumar Gala 
205d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \
206d1712369SKumar Gala 	(BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
207d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM	0xf8000ff7
208d1712369SKumar Gala 
209d1712369SKumar Gala #define PIXIS_BASE		0xffdf0000	/* PIXIS registers */
210d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
211d1712369SKumar Gala #define PIXIS_BASE_PHYS		0xfffdf0000ull
212d1712369SKumar Gala #else
213d1712369SKumar Gala #define PIXIS_BASE_PHYS		PIXIS_BASE
214d1712369SKumar Gala #endif
215d1712369SKumar Gala 
216d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM	(BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
217d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM	0xffffeff7	/* 32KB but only 4k mapped */
218d1712369SKumar Gala 
219d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH	7
220d1712369SKumar Gala #define PIXIS_LBMAP_MASK	0xf0
221d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT	4
222d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK	0x40
223d1712369SKumar Gala 
224d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST
225d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 	45 /* count down from 45/5: 9..1 */
226d1712369SKumar Gala 
227d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */
228d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */
229d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */
230d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */
231d1712369SKumar Gala 
23214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE	/* start of monitor */
233d1712369SKumar Gala 
2342a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL)
2352a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT
2362a9fab82SShaohui Xie #endif
2372a9fab82SShaohui Xie 
238e02aea61SKumar Gala /* Nand Flash */
239e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC
240e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE		0xffa00000
241e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT
242e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
243e02aea61SKumar Gala #else
244e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
245e02aea61SKumar Gala #endif
246e02aea61SKumar Gala 
247e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
248e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE	1
249e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE
250e02aea61SKumar Gala #define CONFIG_CMD_NAND
251e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
252e02aea61SKumar Gala 
253e02aea61SKumar Gala /* NAND flash config */
254e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
255e02aea61SKumar Gala 			       | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
256e02aea61SKumar Gala 			       | BR_PS_8	       /* Port Size = 8 bit */ \
257e02aea61SKumar Gala 			       | BR_MS_FCM	       /* MSEL = FCM */ \
258e02aea61SKumar Gala 			       | BR_V)		       /* valid */
259e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000	      /* length 256K */ \
260e02aea61SKumar Gala 			       | OR_FCM_PGS	       /* Large Page*/ \
261e02aea61SKumar Gala 			       | OR_FCM_CSCT \
262e02aea61SKumar Gala 			       | OR_FCM_CST \
263e02aea61SKumar Gala 			       | OR_FCM_CHT \
264e02aea61SKumar Gala 			       | OR_FCM_SCY_1 \
265e02aea61SKumar Gala 			       | OR_FCM_TRLX \
266e02aea61SKumar Gala 			       | OR_FCM_EHTR)
267e02aea61SKumar Gala 
268374a235dSShaohui Xie #ifdef CONFIG_NAND
269374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
270374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
271374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
272374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
273374a235dSShaohui Xie #else
274374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
275374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
276e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
277e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
278374a235dSShaohui Xie #endif
279374a235dSShaohui Xie #else
280374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
281374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
282c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */
283e02aea61SKumar Gala 
284d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO
285d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
286d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
287d1712369SKumar Gala 
288d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F
289d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
290d1712369SKumar Gala #define CONFIG_MISC_INIT_R
291d1712369SKumar Gala 
292d1712369SKumar Gala #define CONFIG_HWCONFIG
293d1712369SKumar Gala 
294d1712369SKumar Gala /* define to use L1 as initial stack */
295d1712369SKumar Gala #define CONFIG_L1_INIT_RAM
296d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK
297d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
298d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
299d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
300d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
301d1712369SKumar Gala /* The assembler doesn't like typecast */
302d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
303d1712369SKumar Gala 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
304d1712369SKumar Gala 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
305d1712369SKumar Gala #else
306d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
307d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
308d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
309d1712369SKumar Gala #endif
310553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000	/* Size of used area in RAM */
311d1712369SKumar Gala 
31225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
313d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
314d1712369SKumar Gala 
315d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
316d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */
317d1712369SKumar Gala 
318d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8
319d1712369SKumar Gala  * open - index 2
320d1712369SKumar Gala  * shorted - index 1
321d1712369SKumar Gala  */
322d1712369SKumar Gala #define CONFIG_CONS_INDEX	1
323d1712369SKumar Gala #define CONFIG_SYS_NS16550
324d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL
325d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE	1
326d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
327d1712369SKumar Gala 
328d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE	\
329d1712369SKumar Gala 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
330d1712369SKumar Gala 
331d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
332d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
333d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
334d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
335d1712369SKumar Gala 
336d1712369SKumar Gala /* Use the HUSH parser */
337d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER
338d1712369SKumar Gala 
339d1712369SKumar Gala /* pass open firmware flat tree */
340d1712369SKumar Gala #define CONFIG_OF_LIBFDT
341d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP
342d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS
343d1712369SKumar Gala 
344d1712369SKumar Gala /* new uImage format support */
345d1712369SKumar Gala #define CONFIG_FIT
346d1712369SKumar Gala #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
347d1712369SKumar Gala 
348d1712369SKumar Gala /* I2C */
349d1712369SKumar Gala #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */
350d1712369SKumar Gala #define CONFIG_HARD_I2C		/* I2C with hardware support */
351d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS
352d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE
353d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */
354d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE		0x7F
355d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET		0x118000
356d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET		0x118100
357d1712369SKumar Gala 
358d1712369SKumar Gala /*
359d1712369SKumar Gala  * RapidIO
360d1712369SKumar Gala  */
361a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
362d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
363a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
364d1712369SKumar Gala #else
365a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
366d1712369SKumar Gala #endif
367a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
368d1712369SKumar Gala 
369a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
370d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
371a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
372d1712369SKumar Gala #else
373a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
374d1712369SKumar Gala #endif
375a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
376d1712369SKumar Gala 
377d1712369SKumar Gala /*
3785ffa88ecSLiu Gang  * for slave u-boot IMAGE instored in master memory space,
3795ffa88ecSLiu Gang  * PHYS must be aligned based on the SIZE
3805ffa88ecSLiu Gang  */
381b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
382b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
383b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000	/* 512K */
384b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
3853f1af81bSLiu Gang /*
386ff65f126SLiu Gang  * for slave UCODE and ENV instored in master memory space,
3873f1af81bSLiu Gang  * PHYS must be aligned based on the SIZE
3883f1af81bSLiu Gang  */
389b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
390b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
391b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
392ff65f126SLiu Gang 
3935056c8e0SLiu Gang /* slave core release by master*/
394b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
395b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
3965ffa88ecSLiu Gang 
3975ffa88ecSLiu Gang /*
398461632bdSLiu Gang  * SRIO_PCIE_BOOT - SLAVE
399292dc6c5SLiu Gang  */
400461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
401461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
402461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
403461632bdSLiu Gang 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
404292dc6c5SLiu Gang #endif
405292dc6c5SLiu Gang 
406292dc6c5SLiu Gang /*
4072dd3095dSShaohui Xie  * eSPI - Enhanced SPI
4082dd3095dSShaohui Xie  */
4092dd3095dSShaohui Xie #define CONFIG_FSL_ESPI
4102dd3095dSShaohui Xie #define CONFIG_SPI_FLASH
4112dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION
4122dd3095dSShaohui Xie #define CONFIG_CMD_SF
4132dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED         10000000
4142dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE          0
4152dd3095dSShaohui Xie 
4162dd3095dSShaohui Xie /*
417d1712369SKumar Gala  * General PCI
418d1712369SKumar Gala  * Memory space is mapped 1-1, but I/O space must start from 0.
419d1712369SKumar Gala  */
420d1712369SKumar Gala 
421d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */
422d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
423d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
424d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
425d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
426d1712369SKumar Gala #else
427d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
428d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
429d1712369SKumar Gala #endif
430d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
431d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
432d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
433d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
434d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
435d1712369SKumar Gala #else
436d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
437d1712369SKumar Gala #endif
438d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
439d1712369SKumar Gala 
440d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */
441d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
442d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
443d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
444d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
445d1712369SKumar Gala #else
446d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
447d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
448d1712369SKumar Gala #endif
449d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
450d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
451d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
452d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
453d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
454d1712369SKumar Gala #else
455d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS	0xf8010000
456d1712369SKumar Gala #endif
457d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
458d1712369SKumar Gala 
459d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */
46002bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
461d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
462d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
463d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
464d1712369SKumar Gala #else
465d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS	0xc0000000
466d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc0000000
467d1712369SKumar Gala #endif
468d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
469d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
470d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
471d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
472d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
473d1712369SKumar Gala #else
474d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS	0xf8020000
475d1712369SKumar Gala #endif
476d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
477d1712369SKumar Gala 
4781bf8e9fdSKumar Gala /* controller 4, Base address 203000 */
4791bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
4801bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
4811bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
4821bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
4831bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
4841bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
4851bf8e9fdSKumar Gala 
486d1712369SKumar Gala /* Qman/Bman */
48724995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
488d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS	10
489d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
490d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
491d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
492d1712369SKumar Gala #else
493d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
494d1712369SKumar Gala #endif
495d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
496d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS	10
497d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
498d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT
499d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
500d1712369SKumar Gala #else
501d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
502d1712369SKumar Gala #endif
503d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
504d1712369SKumar Gala 
505d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN
506d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME
507d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */
508ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH)
509ffadc441STimur Tabi /*
510ffadc441STimur Tabi  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
511ffadc441STimur Tabi  * env, so we got 0x110000.
512ffadc441STimur Tabi  */
513f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH
514f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
515ffadc441STimur Tabi #elif defined(CONFIG_SDCARD)
516ffadc441STimur Tabi /*
517ffadc441STimur Tabi  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
518ffadc441STimur Tabi  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
519ffadc441STimur Tabi  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
520ffadc441STimur Tabi  */
521f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
522f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1130)
523ffadc441STimur Tabi #elif defined(CONFIG_NAND)
524f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
525f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR	(6 * CONFIG_SYS_NAND_BLOCK_SIZE)
526461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
527292dc6c5SLiu Gang /*
528292dc6c5SLiu Gang  * Slave has no ucode locally, it can fetch this from remote. When implementing
529292dc6c5SLiu Gang  * in two corenet boards, slave's ucode could be stored in master's memory
530292dc6c5SLiu Gang  * space, the address can be mapped from slave TLB->slave LAW->
531461632bdSLiu Gang  * slave SRIO or PCIE outbound window->master inbound window->
532461632bdSLiu Gang  * master LAW->the ucode address in master's memory space.
533292dc6c5SLiu Gang  */
534292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
5353f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xFFE00000
536d1712369SKumar Gala #else
537f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
538021382caSYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR		0xEFF40000
539d1712369SKumar Gala #endif
540f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
541f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
542d1712369SKumar Gala 
543d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
544d1712369SKumar Gala #define CONFIG_FMAN_ENET
5452915609aSAndy Fleming #define CONFIG_PHYLIB_10G
5462915609aSAndy Fleming #define CONFIG_PHY_VITESSE
5472915609aSAndy Fleming #define CONFIG_PHY_TERANETICS
548d1712369SKumar Gala #endif
549d1712369SKumar Gala 
550d1712369SKumar Gala #ifdef CONFIG_PCI
551842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
552d1712369SKumar Gala #define CONFIG_PCI_PNP			/* do pci plug-and-play */
553d1712369SKumar Gala #define CONFIG_E1000
554d1712369SKumar Gala 
555d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
556d1712369SKumar Gala #define CONFIG_DOS_PARTITION
557d1712369SKumar Gala #endif	/* CONFIG_PCI */
558d1712369SKumar Gala 
559d1712369SKumar Gala /* SATA */
560d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2
561d1712369SKumar Gala #define CONFIG_LIBATA
562d1712369SKumar Gala #define CONFIG_FSL_SATA
563d1712369SKumar Gala 
564d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE	2
565d1712369SKumar Gala #define CONFIG_SATA1
566d1712369SKumar Gala #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
567d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
568d1712369SKumar Gala #define CONFIG_SATA2
569d1712369SKumar Gala #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
570d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
571d1712369SKumar Gala 
572d1712369SKumar Gala #define CONFIG_LBA48
573d1712369SKumar Gala #define CONFIG_CMD_SATA
574d1712369SKumar Gala #define CONFIG_DOS_PARTITION
575d1712369SKumar Gala #define CONFIG_CMD_EXT2
576d1712369SKumar Gala #endif
577d1712369SKumar Gala 
578d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET
579d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR	0x1c
580d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR	0x1d
581d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR	0x1e
582d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR	0x1f
583d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR	4
584d1712369SKumar Gala 
585d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR	0x1c
586d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR	0x1d
587d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR	0x1e
588d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR	0x1f
589d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR	0
590d1712369SKumar Gala 
591d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE	8
592d1712369SKumar Gala #define CONFIG_MII		/* MII PHY management */
593d1712369SKumar Gala #define CONFIG_ETHPRIME		"FM1@DTSEC1"
594d1712369SKumar Gala #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
595d1712369SKumar Gala #endif
596d1712369SKumar Gala 
597d1712369SKumar Gala /*
598d1712369SKumar Gala  * Environment
599d1712369SKumar Gala  */
600d1712369SKumar Gala #define CONFIG_LOADS_ECHO		/* echo on for serial download */
601d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
602d1712369SKumar Gala 
603d1712369SKumar Gala /*
604d1712369SKumar Gala  * Command line configuration.
605d1712369SKumar Gala  */
606d1712369SKumar Gala #include <config_cmd_default.h>
607d1712369SKumar Gala 
608a000b795SKim Phillips #define CONFIG_CMD_DHCP
609d1712369SKumar Gala #define CONFIG_CMD_ELF
610d1712369SKumar Gala #define CONFIG_CMD_ERRATA
611a000b795SKim Phillips #define CONFIG_CMD_GREPENV
612d1712369SKumar Gala #define CONFIG_CMD_IRQ
613d1712369SKumar Gala #define CONFIG_CMD_I2C
614d1712369SKumar Gala #define CONFIG_CMD_MII
615d1712369SKumar Gala #define CONFIG_CMD_PING
616d1712369SKumar Gala #define CONFIG_CMD_SETEXPR
6179570cbdaSKumar Gala #define CONFIG_CMD_REGINFO
618d1712369SKumar Gala 
619d1712369SKumar Gala #ifdef CONFIG_PCI
620d1712369SKumar Gala #define CONFIG_CMD_PCI
621d1712369SKumar Gala #define CONFIG_CMD_NET
622d1712369SKumar Gala #endif
623d1712369SKumar Gala 
624d1712369SKumar Gala /*
625d1712369SKumar Gala * USB
626d1712369SKumar Gala */
6273d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB
6283d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB
6293d7506faSramneek mehresh 
6303d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
631d1712369SKumar Gala #define CONFIG_CMD_USB
632d1712369SKumar Gala #define CONFIG_USB_STORAGE
633d1712369SKumar Gala #define CONFIG_USB_EHCI
634d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL
635d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
636d1712369SKumar Gala #define CONFIG_CMD_EXT2
6373d7506faSramneek mehresh #endif
638d1712369SKumar Gala 
639d1712369SKumar Gala #ifdef CONFIG_MMC
640d1712369SKumar Gala #define CONFIG_FSL_ESDHC
641d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
642d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
643d1712369SKumar Gala #define CONFIG_CMD_MMC
644d1712369SKumar Gala #define CONFIG_GENERIC_MMC
645d1712369SKumar Gala #define CONFIG_CMD_EXT2
646d1712369SKumar Gala #define CONFIG_CMD_FAT
647d1712369SKumar Gala #define CONFIG_DOS_PARTITION
648d1712369SKumar Gala #endif
649d1712369SKumar Gala 
650d1712369SKumar Gala /*
651d1712369SKumar Gala  * Miscellaneous configurable options
652d1712369SKumar Gala  */
653d1712369SKumar Gala #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
654d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
655d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
656d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
657d1712369SKumar Gala #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
658d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
659d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
660d1712369SKumar Gala #else
661d1712369SKumar Gala #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
662d1712369SKumar Gala #endif
663d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
664d1712369SKumar Gala #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
665d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
666d1712369SKumar Gala #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
667d1712369SKumar Gala 
668d1712369SKumar Gala /*
669d1712369SKumar Gala  * For booting Linux, the board info and command line data
670a832ac41SKumar Gala  * have to be in the first 64 MB of memory, since this is
671d1712369SKumar Gala  * the maximum mapped by the Linux kernel during initialization.
672d1712369SKumar Gala  */
673a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory map for Linux*/
674a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
675d1712369SKumar Gala 
676d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB
677d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
678d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
679d1712369SKumar Gala #endif
680d1712369SKumar Gala 
681d1712369SKumar Gala /*
682d1712369SKumar Gala  * Environment Configuration
683d1712369SKumar Gala  */
6848b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
685b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
686d1712369SKumar Gala #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
687d1712369SKumar Gala 
688d1712369SKumar Gala /* default location for tftp and bootm */
689d1712369SKumar Gala #define CONFIG_LOADADDR		1000000
690d1712369SKumar Gala 
691d1712369SKumar Gala #define CONFIG_BOOTDELAY 	10	/* -1 disables auto-boot */
692d1712369SKumar Gala 
693d1712369SKumar Gala #define CONFIG_BAUDRATE	115200
694d1712369SKumar Gala 
695055ce080STimur Tabi #ifdef CONFIG_P4080DS
69668d4230cSRamneek Mehresh #define __USB_PHY_TYPE	ulpi
69768d4230cSRamneek Mehresh #else
69868d4230cSRamneek Mehresh #define __USB_PHY_TYPE	utmi
69968d4230cSRamneek Mehresh #endif
70068d4230cSRamneek Mehresh 
701d1712369SKumar Gala #define	CONFIG_EXTRA_ENV_SETTINGS				\
702c2b3b640SEmil Medve 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline,"		\
70368d4230cSRamneek Mehresh 	"bank_intlv=cs0_cs1;"					\
7049e186857SShaohui Xie 	"usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
7055368c55dSMarek Vasut 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
706d1712369SKumar Gala 	"netdev=eth0\0"						\
7075368c55dSMarek Vasut 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7085368c55dSMarek Vasut 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
709c2b3b640SEmil Medve 	"tftpflash=tftpboot $loadaddr $uboot && "		\
710c2b3b640SEmil Medve 	"protect off $ubootaddr +$filesize && "			\
711c2b3b640SEmil Medve 	"erase $ubootaddr +$filesize && "			\
712c2b3b640SEmil Medve 	"cp.b $loadaddr $ubootaddr $filesize && "		\
713c2b3b640SEmil Medve 	"protect on $ubootaddr +$filesize && "			\
714c2b3b640SEmil Medve 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
715d1712369SKumar Gala 	"consoledev=ttyS0\0"					\
716d1712369SKumar Gala 	"ramdiskaddr=2000000\0"					\
717d1712369SKumar Gala 	"ramdiskfile=p4080ds/ramdisk.uboot\0"			\
718d1712369SKumar Gala 	"fdtaddr=c00000\0"					\
719d1712369SKumar Gala 	"fdtfile=p4080ds/p4080ds.dtb\0"				\
720d1712369SKumar Gala 	"bdev=sda3\0"						\
721ffadc441STimur Tabi 	"c=ffe\0"
722d1712369SKumar Gala 
723d1712369SKumar Gala #define CONFIG_HDBOOT					\
724d1712369SKumar Gala 	"setenv bootargs root=/dev/$bdev rw "		\
725d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
726d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
727d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
728d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
729d1712369SKumar Gala 
730d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND			\
731d1712369SKumar Gala 	"setenv bootargs root=/dev/nfs rw "	\
732d1712369SKumar Gala 	"nfsroot=$serverip:$rootpath "		\
733d1712369SKumar Gala 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
734d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
735d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"		\
736d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"		\
737d1712369SKumar Gala 	"bootm $loadaddr - $fdtaddr"
738d1712369SKumar Gala 
739d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND				\
740d1712369SKumar Gala 	"setenv bootargs root=/dev/ram rw "		\
741d1712369SKumar Gala 	"console=$consoledev,$baudrate $othbootargs;"	\
742d1712369SKumar Gala 	"tftp $ramdiskaddr $ramdiskfile;"		\
743d1712369SKumar Gala 	"tftp $loadaddr $bootfile;"			\
744d1712369SKumar Gala 	"tftp $fdtaddr $fdtfile;"			\
745d1712369SKumar Gala 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
746d1712369SKumar Gala 
747d1712369SKumar Gala #define CONFIG_BOOTCOMMAND		CONFIG_HDBOOT
748d1712369SKumar Gala 
7497065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
7507065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h>
7517065b7d4SRuchika Gupta #endif
7527065b7d4SRuchika Gupta 
753d1712369SKumar Gala #endif	/* __CONFIG_H */
754