1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 345d898a00SShaohui Xie #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg 355d898a00SShaohui Xie #if defined(CONFIG_P3041DS) 365d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg 375d898a00SShaohui Xie #elif defined(CONFIG_P4080DS) 385d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg 395d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 405d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg 415d898a00SShaohui Xie #endif 422a9fab82SShaohui Xie #endif 432a9fab82SShaohui Xie 44461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 45292dc6c5SLiu Gang /* Set 1M boot space */ 46461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 47461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 48461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 49292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 50292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 51292dc6c5SLiu Gang #endif 52292dc6c5SLiu Gang 53d1712369SKumar Gala /* High Level Configuration Options */ 54d1712369SKumar Gala #define CONFIG_BOOKE 55d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 56d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 57d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 58d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 59d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 60d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 61d1712369SKumar Gala 62ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 63ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 64ed179152SKumar Gala #endif 65ed179152SKumar Gala 667a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 677a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 687a577fdaSKumar Gala #endif 697a577fdaSKumar Gala 70d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 71d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 72d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 73d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 74d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 75d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 76d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 77d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 78d1712369SKumar Gala 79a09b9b68SKumar Gala #define CONFIG_SYS_SRIO 80d1712369SKumar Gala #define CONFIG_SRIO1 /* SRIO port 1 */ 81d1712369SKumar Gala #define CONFIG_SRIO2 /* SRIO port 2 */ 82d1712369SKumar Gala 83d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 84d1712369SKumar Gala 85d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 86d1712369SKumar Gala 87d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 88461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 89d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 900a85a9e7SLiu Gang #endif 91d1712369SKumar Gala #else 92d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 93d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 9480e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 95be827c7aSShaohui Xie #endif 96be827c7aSShaohui Xie 97be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 98be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 99be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 100be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 101be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 102be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 103be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 104be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 105be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 106be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 107be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 108be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 109be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 1104394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 111be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 112be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 113be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET (512 * 1097) 114374a235dSShaohui Xie #elif defined(CONFIG_NAND) 115374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 116374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 117374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 118374a235dSShaohui Xie #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 119461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1200a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1210a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1220a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 123fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 124fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 125be827c7aSShaohui Xie #else 126be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1272a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 128be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 129be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 130d1712369SKumar Gala #endif 131d1712369SKumar Gala 132d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 133d1712369SKumar Gala 134d1712369SKumar Gala /* 135d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 136d1712369SKumar Gala */ 137d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 138d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 139d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 140d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1418ed20f2cSYork Sun #define CONFIG_DDR_ECC 142d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 143d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 144d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 145d1712369SKumar Gala #endif 146d1712369SKumar Gala 147d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 148d1712369SKumar Gala 149d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 150d1712369SKumar Gala #define CONFIG_ADDR_MAP 151d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 152d1712369SKumar Gala #endif 153d1712369SKumar Gala 1544672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 155d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 156d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 157d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 158d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 159d1712369SKumar Gala 160d1712369SKumar Gala /* 1612a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1622a9fab82SShaohui Xie */ 1632a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1642a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1652a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1662a9fab82SShaohui Xie #else 1672a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1682a9fab82SShaohui Xie #endif 1692a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1702a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1712a9fab82SShaohui Xie 172d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 173d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 174d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 175d1712369SKumar Gala #endif 176d1712369SKumar Gala 177d1712369SKumar Gala /* EEPROM */ 178d1712369SKumar Gala #define CONFIG_ID_EEPROM 179d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 180d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 181d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 182d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 183d1712369SKumar Gala 184d1712369SKumar Gala /* 185d1712369SKumar Gala * DDR Setup 186d1712369SKumar Gala */ 187d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 188d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 189d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 190d1712369SKumar Gala 191d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 19290870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 193d1712369SKumar Gala 194d1712369SKumar Gala #define CONFIG_DDR_SPD 195d1712369SKumar Gala #define CONFIG_FSL_DDR3 196d1712369SKumar Gala 197d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 198d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 199d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 200e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 20128a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 202d1712369SKumar Gala 203d1712369SKumar Gala /* 204d1712369SKumar Gala * Local Bus Definitions 205d1712369SKumar Gala */ 206d1712369SKumar Gala 207d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 208d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 209d1712369SKumar Gala 210d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 211d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 212d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 213d1712369SKumar Gala #else 214d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 215d1712369SKumar Gala #endif 216d1712369SKumar Gala 217374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2187ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 219374a235dSShaohui Xie | BR_PS_16 | BR_V) 220374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 221d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 222d1712369SKumar Gala 223d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 224d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 225d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 226d1712369SKumar Gala 227d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 228d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 229d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 230d1712369SKumar Gala #else 231d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 232d1712369SKumar Gala #endif 233d1712369SKumar Gala 234d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 235d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 236d1712369SKumar Gala 237d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 238d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 239d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 240d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 241d1712369SKumar Gala 242d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 243d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 244d1712369SKumar Gala 245d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 246d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 247d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 248d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 249d1712369SKumar Gala 25014d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 251d1712369SKumar Gala 2522a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2532a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2542a9fab82SShaohui Xie #endif 2552a9fab82SShaohui Xie 256e02aea61SKumar Gala /* Nand Flash */ 257e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 258e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 259e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 260e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 261e02aea61SKumar Gala #else 262e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 263e02aea61SKumar Gala #endif 264e02aea61SKumar Gala 265e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 266e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 267e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 268e02aea61SKumar Gala #define CONFIG_CMD_NAND 269e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 270e02aea61SKumar Gala 271e02aea61SKumar Gala /* NAND flash config */ 272e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 273e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 274e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 275e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 276e02aea61SKumar Gala | BR_V) /* valid */ 277e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 278e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 279e02aea61SKumar Gala | OR_FCM_CSCT \ 280e02aea61SKumar Gala | OR_FCM_CST \ 281e02aea61SKumar Gala | OR_FCM_CHT \ 282e02aea61SKumar Gala | OR_FCM_SCY_1 \ 283e02aea61SKumar Gala | OR_FCM_TRLX \ 284e02aea61SKumar Gala | OR_FCM_EHTR) 285e02aea61SKumar Gala 286374a235dSShaohui Xie #ifdef CONFIG_NAND 287374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 288374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 289374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 290374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 291374a235dSShaohui Xie #else 292374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 293374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 294e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 295e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 296374a235dSShaohui Xie #endif 297374a235dSShaohui Xie #else 298374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 299374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 300c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 301e02aea61SKumar Gala 302d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 303d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 304d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 305d1712369SKumar Gala 306d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 307d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 308d1712369SKumar Gala #define CONFIG_MISC_INIT_R 309d1712369SKumar Gala 310d1712369SKumar Gala #define CONFIG_HWCONFIG 311d1712369SKumar Gala 312d1712369SKumar Gala /* define to use L1 as initial stack */ 313d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 314d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 315d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 316d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 317d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 318d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 319d1712369SKumar Gala /* The assembler doesn't like typecast */ 320d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 321d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 322d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 323d1712369SKumar Gala #else 324d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 325d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 326d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 327d1712369SKumar Gala #endif 328553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 329d1712369SKumar Gala 33025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 331d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 332d1712369SKumar Gala 333d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 334d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 335d1712369SKumar Gala 336d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 337d1712369SKumar Gala * open - index 2 338d1712369SKumar Gala * shorted - index 1 339d1712369SKumar Gala */ 340d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 341d1712369SKumar Gala #define CONFIG_SYS_NS16550 342d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 343d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 344d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 345d1712369SKumar Gala 346d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 347d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 348d1712369SKumar Gala 349d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 350d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 351d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 352d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 353d1712369SKumar Gala 354d1712369SKumar Gala /* Use the HUSH parser */ 355d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 356d1712369SKumar Gala 357d1712369SKumar Gala /* pass open firmware flat tree */ 358d1712369SKumar Gala #define CONFIG_OF_LIBFDT 359d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 360d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 361d1712369SKumar Gala 362d1712369SKumar Gala /* new uImage format support */ 363d1712369SKumar Gala #define CONFIG_FIT 364d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 365d1712369SKumar Gala 366d1712369SKumar Gala /* I2C */ 367d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 368d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 369d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 370d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 371d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 372d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 373d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 374d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 375d1712369SKumar Gala 376d1712369SKumar Gala /* 377d1712369SKumar Gala * RapidIO 378d1712369SKumar Gala */ 379a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 380d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 381a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 382d1712369SKumar Gala #else 383a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 384d1712369SKumar Gala #endif 385a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 386d1712369SKumar Gala 387a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 388d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 389a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 390d1712369SKumar Gala #else 391a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 392d1712369SKumar Gala #endif 393a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 394d1712369SKumar Gala 395d1712369SKumar Gala /* 3965ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3975ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3985ffa88ecSLiu Gang */ 399b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 400b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 401b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 402b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 4033f1af81bSLiu Gang /* 404ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 4053f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 4063f1af81bSLiu Gang */ 407b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 408b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 409b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 410ff65f126SLiu Gang 4115056c8e0SLiu Gang /* slave core release by master*/ 412b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 413b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 4145ffa88ecSLiu Gang 4155ffa88ecSLiu Gang /* 416461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 417292dc6c5SLiu Gang */ 418461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 419461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 420461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 421461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 422292dc6c5SLiu Gang #endif 423292dc6c5SLiu Gang 424292dc6c5SLiu Gang /* 4252dd3095dSShaohui Xie * eSPI - Enhanced SPI 4262dd3095dSShaohui Xie */ 4272dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4282dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4292dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4302dd3095dSShaohui Xie #define CONFIG_CMD_SF 4312dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4322dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4332dd3095dSShaohui Xie 4342dd3095dSShaohui Xie /* 435d1712369SKumar Gala * General PCI 436d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 437d1712369SKumar Gala */ 438d1712369SKumar Gala 439d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 440d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 441d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 442d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 443d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 444d1712369SKumar Gala #else 445d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 446d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 447d1712369SKumar Gala #endif 448d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 449d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 450d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 451d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 452d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 453d1712369SKumar Gala #else 454d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 455d1712369SKumar Gala #endif 456d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 457d1712369SKumar Gala 458d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 459d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 460d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 461d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 462d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 463d1712369SKumar Gala #else 464d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 465d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 466d1712369SKumar Gala #endif 467d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 468d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 469d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 470d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 471d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 472d1712369SKumar Gala #else 473d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 474d1712369SKumar Gala #endif 475d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 476d1712369SKumar Gala 477d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 47802bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 479d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 480d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 481d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 482d1712369SKumar Gala #else 483d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 484d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 485d1712369SKumar Gala #endif 486d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 487d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 488d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 489d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 490d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 491d1712369SKumar Gala #else 492d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 493d1712369SKumar Gala #endif 494d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 495d1712369SKumar Gala 4961bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4971bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4981bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4991bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 5001bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 5011bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 5021bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 5031bf8e9fdSKumar Gala 504d1712369SKumar Gala /* Qman/Bman */ 50524995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 506d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 507d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 508d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 509d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 510d1712369SKumar Gala #else 511d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 512d1712369SKumar Gala #endif 513d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 514d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 515d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 516d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 517d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 518d1712369SKumar Gala #else 519d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 520d1712369SKumar Gala #endif 521d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 522d1712369SKumar Gala 523d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 524d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 525d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 526ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 527ffadc441STimur Tabi /* 528ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 529ffadc441STimur Tabi * env, so we got 0x110000. 530ffadc441STimur Tabi */ 531f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 532f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 533ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 534ffadc441STimur Tabi /* 535ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 536ffadc441STimur Tabi * about 545KB (1089 blocks), Env is stored after the image, and the env size is 537ffadc441STimur Tabi * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 538ffadc441STimur Tabi */ 539f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 540f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 541ffadc441STimur Tabi #elif defined(CONFIG_NAND) 542f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 543f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 544461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 545292dc6c5SLiu Gang /* 546292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 547292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 548292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 549461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 550461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 551292dc6c5SLiu Gang */ 552292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 5533f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 554d1712369SKumar Gala #else 555f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 556f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000 557d1712369SKumar Gala #endif 558f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 559f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 560d1712369SKumar Gala 561d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 562d1712369SKumar Gala #define CONFIG_FMAN_ENET 5632915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5642915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5652915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 566d1712369SKumar Gala #endif 567d1712369SKumar Gala 568d1712369SKumar Gala #ifdef CONFIG_PCI 569d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 570d1712369SKumar Gala #define CONFIG_E1000 571d1712369SKumar Gala 572d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 573d1712369SKumar Gala #define CONFIG_DOS_PARTITION 574d1712369SKumar Gala #endif /* CONFIG_PCI */ 575d1712369SKumar Gala 576d1712369SKumar Gala /* SATA */ 577d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 578d1712369SKumar Gala #define CONFIG_LIBATA 579d1712369SKumar Gala #define CONFIG_FSL_SATA 580d1712369SKumar Gala 581d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 582d1712369SKumar Gala #define CONFIG_SATA1 583d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 584d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 585d1712369SKumar Gala #define CONFIG_SATA2 586d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 587d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 588d1712369SKumar Gala 589d1712369SKumar Gala #define CONFIG_LBA48 590d1712369SKumar Gala #define CONFIG_CMD_SATA 591d1712369SKumar Gala #define CONFIG_DOS_PARTITION 592d1712369SKumar Gala #define CONFIG_CMD_EXT2 593d1712369SKumar Gala #endif 594d1712369SKumar Gala 595d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 596d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 597d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 598d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 599d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 600d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 601d1712369SKumar Gala 602d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 603d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 604d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 605d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 606d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 607d1712369SKumar Gala 608d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 609d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 610d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 611d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 612d1712369SKumar Gala #endif 613d1712369SKumar Gala 614d1712369SKumar Gala /* 615d1712369SKumar Gala * Environment 616d1712369SKumar Gala */ 617d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 618d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 619d1712369SKumar Gala 620d1712369SKumar Gala /* 621d1712369SKumar Gala * Command line configuration. 622d1712369SKumar Gala */ 623d1712369SKumar Gala #include <config_cmd_default.h> 624d1712369SKumar Gala 625a000b795SKim Phillips #define CONFIG_CMD_DHCP 626d1712369SKumar Gala #define CONFIG_CMD_ELF 627d1712369SKumar Gala #define CONFIG_CMD_ERRATA 628a000b795SKim Phillips #define CONFIG_CMD_GREPENV 629d1712369SKumar Gala #define CONFIG_CMD_IRQ 630d1712369SKumar Gala #define CONFIG_CMD_I2C 631d1712369SKumar Gala #define CONFIG_CMD_MII 632d1712369SKumar Gala #define CONFIG_CMD_PING 633d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6349570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 635d1712369SKumar Gala 636d1712369SKumar Gala #ifdef CONFIG_PCI 637d1712369SKumar Gala #define CONFIG_CMD_PCI 638d1712369SKumar Gala #define CONFIG_CMD_NET 639d1712369SKumar Gala #endif 640d1712369SKumar Gala 641d1712369SKumar Gala /* 642d1712369SKumar Gala * USB 643d1712369SKumar Gala */ 6443d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6453d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6463d7506faSramneek mehresh 6473d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 648d1712369SKumar Gala #define CONFIG_CMD_USB 649d1712369SKumar Gala #define CONFIG_USB_STORAGE 650d1712369SKumar Gala #define CONFIG_USB_EHCI 651d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 652d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 653d1712369SKumar Gala #define CONFIG_CMD_EXT2 6543d7506faSramneek mehresh #endif 655d1712369SKumar Gala 656d1712369SKumar Gala #ifdef CONFIG_MMC 657d1712369SKumar Gala #define CONFIG_FSL_ESDHC 658d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 659d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 660d1712369SKumar Gala #define CONFIG_CMD_MMC 661d1712369SKumar Gala #define CONFIG_GENERIC_MMC 662d1712369SKumar Gala #define CONFIG_CMD_EXT2 663d1712369SKumar Gala #define CONFIG_CMD_FAT 664d1712369SKumar Gala #define CONFIG_DOS_PARTITION 665d1712369SKumar Gala #endif 666d1712369SKumar Gala 667d1712369SKumar Gala /* 668d1712369SKumar Gala * Miscellaneous configurable options 669d1712369SKumar Gala */ 670d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 671d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 672d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 673d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 674d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 675d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 676d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 677d1712369SKumar Gala #else 678d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 679d1712369SKumar Gala #endif 680d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 681d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 682d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 683d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 684d1712369SKumar Gala 685d1712369SKumar Gala /* 686d1712369SKumar Gala * For booting Linux, the board info and command line data 687a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 688d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 689d1712369SKumar Gala */ 690a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 691a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 692d1712369SKumar Gala 693d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 694d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 695d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 696d1712369SKumar Gala #endif 697d1712369SKumar Gala 698d1712369SKumar Gala /* 699d1712369SKumar Gala * Environment Configuration 700d1712369SKumar Gala */ 7018b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 702b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 703d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 704d1712369SKumar Gala 705d1712369SKumar Gala /* default location for tftp and bootm */ 706d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 707d1712369SKumar Gala 708d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 709d1712369SKumar Gala 710d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 711d1712369SKumar Gala 712*055ce080STimur Tabi #ifdef CONFIG_P4080DS 71368d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 71468d4230cSRamneek Mehresh #else 71568d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 71668d4230cSRamneek Mehresh #endif 71768d4230cSRamneek Mehresh 718d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 719c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 72068d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 72168d4230cSRamneek Mehresh "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\ 722d1712369SKumar Gala "netdev=eth0\0" \ 723d1712369SKumar Gala "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 72414d0a02aSWolfgang Denk "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \ 725c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 726c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 727c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 728c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 729c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 730c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 731d1712369SKumar Gala "consoledev=ttyS0\0" \ 732d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 733d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 734d1712369SKumar Gala "fdtaddr=c00000\0" \ 735d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 736d1712369SKumar Gala "bdev=sda3\0" \ 737ffadc441STimur Tabi "c=ffe\0" 738d1712369SKumar Gala 739d1712369SKumar Gala #define CONFIG_HDBOOT \ 740d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 741d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 742d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 743d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 744d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 745d1712369SKumar Gala 746d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 747d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 748d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 749d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 750d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 751d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 752d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 753d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 754d1712369SKumar Gala 755d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 756d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 757d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 758d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 759d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 760d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 761d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 762d1712369SKumar Gala 763d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 764d1712369SKumar Gala 7657065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 7667065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7677065b7d4SRuchika Gupta #endif 7687065b7d4SRuchika Gupta 769d1712369SKumar Gala #endif /* __CONFIG_H */ 770