1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 4d1712369SKumar Gala * See file CREDITS for list of people who contributed to this 5d1712369SKumar Gala * project. 6d1712369SKumar Gala * 7d1712369SKumar Gala * This program is free software; you can redistribute it and/or 8d1712369SKumar Gala * modify it under the terms of the GNU General Public License as 9d1712369SKumar Gala * published by the Free Software Foundation; either version 2 of 10d1712369SKumar Gala * the License, or (at your option) any later version. 11d1712369SKumar Gala * 12d1712369SKumar Gala * This program is distributed in the hope that it will be useful, 13d1712369SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 14d1712369SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15d1712369SKumar Gala * GNU General Public License for more details. 16d1712369SKumar Gala * 17d1712369SKumar Gala * You should have received a copy of the GNU General Public License 18d1712369SKumar Gala * along with this program; if not, write to the Free Software 19d1712369SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20d1712369SKumar Gala * MA 02111-1307 USA 21d1712369SKumar Gala */ 22d1712369SKumar Gala 23d1712369SKumar Gala /* 24d1712369SKumar Gala * Corenet DS style board configuration file 25d1712369SKumar Gala */ 26d1712369SKumar Gala #ifndef __CONFIG_H 27d1712369SKumar Gala #define __CONFIG_H 28d1712369SKumar Gala 29d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 30d1712369SKumar Gala 312a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 322a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 332a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 345d898a00SShaohui Xie #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg 355d898a00SShaohui Xie #if defined(CONFIG_P3041DS) 365d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p3041ds.cfg 375d898a00SShaohui Xie #elif defined(CONFIG_P4080DS) 385d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p4080ds.cfg 395d898a00SShaohui Xie #elif defined(CONFIG_P5020DS) 405d898a00SShaohui Xie #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p5020ds.cfg 415d898a00SShaohui Xie #endif 422a9fab82SShaohui Xie #endif 432a9fab82SShaohui Xie 44461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 45292dc6c5SLiu Gang /* Set 1M boot space */ 46461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 47461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 48461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 49292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 50292dc6c5SLiu Gang #define CONFIG_SYS_NO_FLASH 51292dc6c5SLiu Gang #endif 52292dc6c5SLiu Gang 53d1712369SKumar Gala /* High Level Configuration Options */ 54d1712369SKumar Gala #define CONFIG_BOOKE 55d1712369SKumar Gala #define CONFIG_E500 /* BOOKE e500 family */ 56d1712369SKumar Gala #define CONFIG_E500MC /* BOOKE e500mc family */ 57d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 58d1712369SKumar Gala #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 59d1712369SKumar Gala #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 60d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 61d1712369SKumar Gala 62ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 63ed179152SKumar Gala #define CONFIG_SYS_TEXT_BASE 0xeff80000 64ed179152SKumar Gala #endif 65ed179152SKumar Gala 667a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 677a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 687a577fdaSKumar Gala #endif 697a577fdaSKumar Gala 70d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 71d1712369SKumar Gala #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 72d1712369SKumar Gala #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 73d1712369SKumar Gala #define CONFIG_PCI /* Enable PCI/PCIE */ 74d1712369SKumar Gala #define CONFIG_PCIE1 /* PCIE controler 1 */ 75d1712369SKumar Gala #define CONFIG_PCIE2 /* PCIE controler 2 */ 76d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 77d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 78d1712369SKumar Gala 79d1712369SKumar Gala #define CONFIG_FSL_LAW /* Use common FSL init code */ 80d1712369SKumar Gala 81d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 82d1712369SKumar Gala 83d1712369SKumar Gala #ifdef CONFIG_SYS_NO_FLASH 84461632bdSLiu Gang #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 85d1712369SKumar Gala #define CONFIG_ENV_IS_NOWHERE 860a85a9e7SLiu Gang #endif 87d1712369SKumar Gala #else 88d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 89d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 9080e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 91be827c7aSShaohui Xie #endif 92be827c7aSShaohui Xie 93be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 94be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 95be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_SPI_FLASH 96be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 97be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 98be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 99be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 100be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 101be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 102be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 103be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 104be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 105be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_MMC 1064394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 107be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 108be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 109be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET (512 * 1097) 110374a235dSShaohui Xie #elif defined(CONFIG_NAND) 111374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 112374a235dSShaohui Xie #define CONFIG_ENV_IS_IN_NAND 113374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 114374a235dSShaohui Xie #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 115461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1160a85a9e7SLiu Gang #define CONFIG_ENV_IS_IN_REMOTE 1170a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 1180a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 119fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 120fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 121be827c7aSShaohui Xie #else 122be827c7aSShaohui Xie #define CONFIG_ENV_IS_IN_FLASH 1232a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 124be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 125be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 126d1712369SKumar Gala #endif 127d1712369SKumar Gala 128d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 129d1712369SKumar Gala 130d1712369SKumar Gala /* 131d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 132d1712369SKumar Gala */ 133d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 134d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 135d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 136d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1378ed20f2cSYork Sun #define CONFIG_DDR_ECC 138d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 139d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 140d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 141d1712369SKumar Gala #endif 142d1712369SKumar Gala 143d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 144d1712369SKumar Gala 145d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 146d1712369SKumar Gala #define CONFIG_ADDR_MAP 147d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 148d1712369SKumar Gala #endif 149d1712369SKumar Gala 1504672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 151d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 152d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 153d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 154d1712369SKumar Gala #define CONFIG_PANIC_HANG /* do not reset board on panic */ 155d1712369SKumar Gala 156d1712369SKumar Gala /* 1572a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1582a9fab82SShaohui Xie */ 1592a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1602a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1612a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1622a9fab82SShaohui Xie #else 1632a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1642a9fab82SShaohui Xie #endif 1652a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1662a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1672a9fab82SShaohui Xie 168d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 169d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 170d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 171d1712369SKumar Gala #endif 172d1712369SKumar Gala 173d1712369SKumar Gala /* EEPROM */ 174d1712369SKumar Gala #define CONFIG_ID_EEPROM 175d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 176d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 177d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 178d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 179d1712369SKumar Gala 180d1712369SKumar Gala /* 181d1712369SKumar Gala * DDR Setup 182d1712369SKumar Gala */ 183d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 184d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 185d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 186d1712369SKumar Gala 187d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 18890870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 189d1712369SKumar Gala 190d1712369SKumar Gala #define CONFIG_DDR_SPD 191d1712369SKumar Gala #define CONFIG_FSL_DDR3 192d1712369SKumar Gala 193d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 194d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 195d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 196e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 19728a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 198d1712369SKumar Gala 199d1712369SKumar Gala /* 200d1712369SKumar Gala * Local Bus Definitions 201d1712369SKumar Gala */ 202d1712369SKumar Gala 203d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 204d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 205d1712369SKumar Gala 206d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 207d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 208d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 209d1712369SKumar Gala #else 210d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 211d1712369SKumar Gala #endif 212d1712369SKumar Gala 213374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 2147ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 215374a235dSShaohui Xie | BR_PS_16 | BR_V) 216374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 217d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 218d1712369SKumar Gala 219d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 220d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 221d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 222d1712369SKumar Gala 223d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 224d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 225d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 226d1712369SKumar Gala #else 227d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 228d1712369SKumar Gala #endif 229d1712369SKumar Gala 230d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 231d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 232d1712369SKumar Gala 233d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 234d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 235d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 236d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 237d1712369SKumar Gala 238d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 239d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 240d1712369SKumar Gala 241d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 242d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 243d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 244d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 245d1712369SKumar Gala 24614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 247d1712369SKumar Gala 2482a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2492a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2502a9fab82SShaohui Xie #endif 2512a9fab82SShaohui Xie 252e02aea61SKumar Gala /* Nand Flash */ 253e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 254e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 255e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 256e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 257e02aea61SKumar Gala #else 258e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 259e02aea61SKumar Gala #endif 260e02aea61SKumar Gala 261e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 262e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 263e02aea61SKumar Gala #define CONFIG_MTD_NAND_VERIFY_WRITE 264e02aea61SKumar Gala #define CONFIG_CMD_NAND 265e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 266e02aea61SKumar Gala 267e02aea61SKumar Gala /* NAND flash config */ 268e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 269e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 270e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 271e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 272e02aea61SKumar Gala | BR_V) /* valid */ 273e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 274e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 275e02aea61SKumar Gala | OR_FCM_CSCT \ 276e02aea61SKumar Gala | OR_FCM_CST \ 277e02aea61SKumar Gala | OR_FCM_CHT \ 278e02aea61SKumar Gala | OR_FCM_SCY_1 \ 279e02aea61SKumar Gala | OR_FCM_TRLX \ 280e02aea61SKumar Gala | OR_FCM_EHTR) 281e02aea61SKumar Gala 282374a235dSShaohui Xie #ifdef CONFIG_NAND 283374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 284374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 285374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 286374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 287374a235dSShaohui Xie #else 288374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 289374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 290e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 291e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 292374a235dSShaohui Xie #endif 293374a235dSShaohui Xie #else 294374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 295374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 296c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 297e02aea61SKumar Gala 298d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 299d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 300d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 301d1712369SKumar Gala 302d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_F 303d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 304d1712369SKumar Gala #define CONFIG_MISC_INIT_R 305d1712369SKumar Gala 306d1712369SKumar Gala #define CONFIG_HWCONFIG 307d1712369SKumar Gala 308d1712369SKumar Gala /* define to use L1 as initial stack */ 309d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 310d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 311d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 312d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 313d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 314d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 315d1712369SKumar Gala /* The assembler doesn't like typecast */ 316d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 317d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 318d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 319d1712369SKumar Gala #else 320d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 321d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 322d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 323d1712369SKumar Gala #endif 324553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 325d1712369SKumar Gala 32625ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 327d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 328d1712369SKumar Gala 329d1712369SKumar Gala #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 330d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 331d1712369SKumar Gala 332d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 333d1712369SKumar Gala * open - index 2 334d1712369SKumar Gala * shorted - index 1 335d1712369SKumar Gala */ 336d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 337d1712369SKumar Gala #define CONFIG_SYS_NS16550 338d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 339d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 340d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 341d1712369SKumar Gala 342d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 343d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 344d1712369SKumar Gala 345d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 346d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 347d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 348d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 349d1712369SKumar Gala 350d1712369SKumar Gala /* Use the HUSH parser */ 351d1712369SKumar Gala #define CONFIG_SYS_HUSH_PARSER 352d1712369SKumar Gala 353d1712369SKumar Gala /* pass open firmware flat tree */ 354d1712369SKumar Gala #define CONFIG_OF_LIBFDT 355d1712369SKumar Gala #define CONFIG_OF_BOARD_SETUP 356d1712369SKumar Gala #define CONFIG_OF_STDOUT_VIA_ALIAS 357d1712369SKumar Gala 358d1712369SKumar Gala /* new uImage format support */ 359d1712369SKumar Gala #define CONFIG_FIT 360d1712369SKumar Gala #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 361d1712369SKumar Gala 362d1712369SKumar Gala /* I2C */ 363d1712369SKumar Gala #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ 364d1712369SKumar Gala #define CONFIG_HARD_I2C /* I2C with hardware support */ 365d1712369SKumar Gala #define CONFIG_I2C_MULTI_BUS 366d1712369SKumar Gala #define CONFIG_I2C_CMD_TREE 367d1712369SKumar Gala #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 368d1712369SKumar Gala #define CONFIG_SYS_I2C_SLAVE 0x7F 369d1712369SKumar Gala #define CONFIG_SYS_I2C_OFFSET 0x118000 370d1712369SKumar Gala #define CONFIG_SYS_I2C2_OFFSET 0x118100 371d1712369SKumar Gala 372d1712369SKumar Gala /* 373d1712369SKumar Gala * RapidIO 374d1712369SKumar Gala */ 375a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 376d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 377a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 378d1712369SKumar Gala #else 379a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 380d1712369SKumar Gala #endif 381a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 382d1712369SKumar Gala 383a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 384d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 385a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 386d1712369SKumar Gala #else 387a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 388d1712369SKumar Gala #endif 389a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 390d1712369SKumar Gala 391d1712369SKumar Gala /* 3925ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3935ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3945ffa88ecSLiu Gang */ 395b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull 396b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull 397b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */ 398b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull 3993f1af81bSLiu Gang /* 400ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 4013f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 4023f1af81bSLiu Gang */ 403b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull 404b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 405b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 406ff65f126SLiu Gang 4075056c8e0SLiu Gang /* slave core release by master*/ 408b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 409b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 4105ffa88ecSLiu Gang 4115ffa88ecSLiu Gang /* 412461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 413292dc6c5SLiu Gang */ 414461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 415461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 416461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 417461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 418292dc6c5SLiu Gang #endif 419292dc6c5SLiu Gang 420292dc6c5SLiu Gang /* 4212dd3095dSShaohui Xie * eSPI - Enhanced SPI 4222dd3095dSShaohui Xie */ 4232dd3095dSShaohui Xie #define CONFIG_FSL_ESPI 4242dd3095dSShaohui Xie #define CONFIG_SPI_FLASH 4252dd3095dSShaohui Xie #define CONFIG_SPI_FLASH_SPANSION 4262dd3095dSShaohui Xie #define CONFIG_CMD_SF 4272dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 4282dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 4292dd3095dSShaohui Xie 4302dd3095dSShaohui Xie /* 431d1712369SKumar Gala * General PCI 432d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 433d1712369SKumar Gala */ 434d1712369SKumar Gala 435d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 436d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 437d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 438d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 439d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 440d1712369SKumar Gala #else 441d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 442d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 443d1712369SKumar Gala #endif 444d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 445d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 446d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 447d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 448d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 449d1712369SKumar Gala #else 450d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 451d1712369SKumar Gala #endif 452d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 453d1712369SKumar Gala 454d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 455d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 456d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 457d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 458d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 459d1712369SKumar Gala #else 460d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 461d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 462d1712369SKumar Gala #endif 463d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 464d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 465d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 466d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 467d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 468d1712369SKumar Gala #else 469d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 470d1712369SKumar Gala #endif 471d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 472d1712369SKumar Gala 473d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 47402bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 475d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 476d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 477d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 478d1712369SKumar Gala #else 479d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 480d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 481d1712369SKumar Gala #endif 482d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 483d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 484d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 485d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 486d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 487d1712369SKumar Gala #else 488d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 489d1712369SKumar Gala #endif 490d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 491d1712369SKumar Gala 4921bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4931bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4941bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4951bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4961bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4971bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4981bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4991bf8e9fdSKumar Gala 500d1712369SKumar Gala /* Qman/Bman */ 50124995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 502d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 503d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 504d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 505d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 506d1712369SKumar Gala #else 507d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 508d1712369SKumar Gala #endif 509d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 510d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 511d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 512d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 513d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 514d1712369SKumar Gala #else 515d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 516d1712369SKumar Gala #endif 517d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 518d1712369SKumar Gala 519d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 520d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 521d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 522ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 523ffadc441STimur Tabi /* 524ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 525ffadc441STimur Tabi * env, so we got 0x110000. 526ffadc441STimur Tabi */ 527f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 528f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 529ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 530ffadc441STimur Tabi /* 531ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 532ffadc441STimur Tabi * about 545KB (1089 blocks), Env is stored after the image, and the env size is 533ffadc441STimur Tabi * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 534ffadc441STimur Tabi */ 535f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 536f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 537ffadc441STimur Tabi #elif defined(CONFIG_NAND) 538f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 539f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 540461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 541292dc6c5SLiu Gang /* 542292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 543292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 544292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 545461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 546461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 547292dc6c5SLiu Gang */ 548292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 5493f1af81bSLiu Gang #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000 550d1712369SKumar Gala #else 551f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 552*021382caSYork Sun #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000 553d1712369SKumar Gala #endif 554f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 555f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 556d1712369SKumar Gala 557d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 558d1712369SKumar Gala #define CONFIG_FMAN_ENET 5592915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5602915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5612915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 562d1712369SKumar Gala #endif 563d1712369SKumar Gala 564d1712369SKumar Gala #ifdef CONFIG_PCI 565d1712369SKumar Gala #define CONFIG_PCI_PNP /* do pci plug-and-play */ 566d1712369SKumar Gala #define CONFIG_E1000 567d1712369SKumar Gala 568d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 569d1712369SKumar Gala #define CONFIG_DOS_PARTITION 570d1712369SKumar Gala #endif /* CONFIG_PCI */ 571d1712369SKumar Gala 572d1712369SKumar Gala /* SATA */ 573d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 574d1712369SKumar Gala #define CONFIG_LIBATA 575d1712369SKumar Gala #define CONFIG_FSL_SATA 576d1712369SKumar Gala 577d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 578d1712369SKumar Gala #define CONFIG_SATA1 579d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 580d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 581d1712369SKumar Gala #define CONFIG_SATA2 582d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 583d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 584d1712369SKumar Gala 585d1712369SKumar Gala #define CONFIG_LBA48 586d1712369SKumar Gala #define CONFIG_CMD_SATA 587d1712369SKumar Gala #define CONFIG_DOS_PARTITION 588d1712369SKumar Gala #define CONFIG_CMD_EXT2 589d1712369SKumar Gala #endif 590d1712369SKumar Gala 591d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 592d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 593d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 594d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 595d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 596d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 597d1712369SKumar Gala 598d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 599d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 600d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 601d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 602d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 603d1712369SKumar Gala 604d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 605d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 606d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 607d1712369SKumar Gala #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 608d1712369SKumar Gala #endif 609d1712369SKumar Gala 610d1712369SKumar Gala /* 611d1712369SKumar Gala * Environment 612d1712369SKumar Gala */ 613d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 614d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 615d1712369SKumar Gala 616d1712369SKumar Gala /* 617d1712369SKumar Gala * Command line configuration. 618d1712369SKumar Gala */ 619d1712369SKumar Gala #include <config_cmd_default.h> 620d1712369SKumar Gala 621a000b795SKim Phillips #define CONFIG_CMD_DHCP 622d1712369SKumar Gala #define CONFIG_CMD_ELF 623d1712369SKumar Gala #define CONFIG_CMD_ERRATA 624a000b795SKim Phillips #define CONFIG_CMD_GREPENV 625d1712369SKumar Gala #define CONFIG_CMD_IRQ 626d1712369SKumar Gala #define CONFIG_CMD_I2C 627d1712369SKumar Gala #define CONFIG_CMD_MII 628d1712369SKumar Gala #define CONFIG_CMD_PING 629d1712369SKumar Gala #define CONFIG_CMD_SETEXPR 6309570cbdaSKumar Gala #define CONFIG_CMD_REGINFO 631d1712369SKumar Gala 632d1712369SKumar Gala #ifdef CONFIG_PCI 633d1712369SKumar Gala #define CONFIG_CMD_PCI 634d1712369SKumar Gala #define CONFIG_CMD_NET 635d1712369SKumar Gala #endif 636d1712369SKumar Gala 637d1712369SKumar Gala /* 638d1712369SKumar Gala * USB 639d1712369SKumar Gala */ 6403d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 6413d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 6423d7506faSramneek mehresh 6433d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 644d1712369SKumar Gala #define CONFIG_CMD_USB 645d1712369SKumar Gala #define CONFIG_USB_STORAGE 646d1712369SKumar Gala #define CONFIG_USB_EHCI 647d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 648d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 649d1712369SKumar Gala #define CONFIG_CMD_EXT2 6503d7506faSramneek mehresh #endif 651d1712369SKumar Gala 652d1712369SKumar Gala #ifdef CONFIG_MMC 653d1712369SKumar Gala #define CONFIG_FSL_ESDHC 654d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 655d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 656d1712369SKumar Gala #define CONFIG_CMD_MMC 657d1712369SKumar Gala #define CONFIG_GENERIC_MMC 658d1712369SKumar Gala #define CONFIG_CMD_EXT2 659d1712369SKumar Gala #define CONFIG_CMD_FAT 660d1712369SKumar Gala #define CONFIG_DOS_PARTITION 661d1712369SKumar Gala #endif 662d1712369SKumar Gala 663d1712369SKumar Gala /* 664d1712369SKumar Gala * Miscellaneous configurable options 665d1712369SKumar Gala */ 666d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 667d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 668d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 669d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 670d1712369SKumar Gala #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 671d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 672d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 673d1712369SKumar Gala #else 674d1712369SKumar Gala #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 675d1712369SKumar Gala #endif 676d1712369SKumar Gala #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 677d1712369SKumar Gala #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 678d1712369SKumar Gala #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 679d1712369SKumar Gala #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 680d1712369SKumar Gala 681d1712369SKumar Gala /* 682d1712369SKumar Gala * For booting Linux, the board info and command line data 683a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 684d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 685d1712369SKumar Gala */ 686a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 687a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 688d1712369SKumar Gala 689d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 690d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 691d1712369SKumar Gala #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 692d1712369SKumar Gala #endif 693d1712369SKumar Gala 694d1712369SKumar Gala /* 695d1712369SKumar Gala * Environment Configuration 696d1712369SKumar Gala */ 6978b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 698b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 699d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 700d1712369SKumar Gala 701d1712369SKumar Gala /* default location for tftp and bootm */ 702d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 703d1712369SKumar Gala 704d1712369SKumar Gala #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 705d1712369SKumar Gala 706d1712369SKumar Gala #define CONFIG_BAUDRATE 115200 707d1712369SKumar Gala 708055ce080STimur Tabi #ifdef CONFIG_P4080DS 70968d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 71068d4230cSRamneek Mehresh #else 71168d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 71268d4230cSRamneek Mehresh #endif 71368d4230cSRamneek Mehresh 714d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 715c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 71668d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 7175368c55dSMarek Vasut "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 718d1712369SKumar Gala "netdev=eth0\0" \ 7195368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7205368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 721c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 722c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 723c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 724c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 725c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 726c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 727d1712369SKumar Gala "consoledev=ttyS0\0" \ 728d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 729d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 730d1712369SKumar Gala "fdtaddr=c00000\0" \ 731d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 732d1712369SKumar Gala "bdev=sda3\0" \ 733ffadc441STimur Tabi "c=ffe\0" 734d1712369SKumar Gala 735d1712369SKumar Gala #define CONFIG_HDBOOT \ 736d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 737d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 738d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 739d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 740d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 741d1712369SKumar Gala 742d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 743d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 744d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 745d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 746d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 747d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 748d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 749d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 750d1712369SKumar Gala 751d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 752d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 753d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 754d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 755d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 756d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 757d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 758d1712369SKumar Gala 759d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 760d1712369SKumar Gala 7617065b7d4SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 7627065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 7637065b7d4SRuchika Gupta #endif 7647065b7d4SRuchika Gupta 765d1712369SKumar Gala #endif /* __CONFIG_H */ 766