1d1712369SKumar Gala /* 23d7506faSramneek mehresh * Copyright 2009-2012 Freescale Semiconductor, Inc. 3d1712369SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5d1712369SKumar Gala */ 6d1712369SKumar Gala 7d1712369SKumar Gala /* 8d1712369SKumar Gala * Corenet DS style board configuration file 9d1712369SKumar Gala */ 10d1712369SKumar Gala #ifndef __CONFIG_H 11d1712369SKumar Gala #define __CONFIG_H 12d1712369SKumar Gala 13d1712369SKumar Gala #include "../board/freescale/common/ics307_clk.h" 14d1712369SKumar Gala 152a9fab82SShaohui Xie #ifdef CONFIG_RAMBOOT_PBL 16467a40dfSAneesh Bansal #ifdef CONFIG_SECURE_BOOT 17467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 18467a40dfSAneesh Bansal #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 19467a40dfSAneesh Bansal #ifdef CONFIG_NAND 20467a40dfSAneesh Bansal #define CONFIG_RAMBOOT_NAND 21467a40dfSAneesh Bansal #endif 225050f6f0SAneesh Bansal #define CONFIG_BOOTSCRIPT_COPY_RAM 23467a40dfSAneesh Bansal #else 242a9fab82SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 252a9fab82SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 26e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg 27850af2c7SYork Sun #if defined(CONFIG_TARGET_P3041DS) 28e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg 29529fb062SYork Sun #elif defined(CONFIG_TARGET_P4080DS) 30e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg 313b83649dSYork Sun #elif defined(CONFIG_TARGET_P5020DS) 32e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg 33161b4724SYork Sun #elif defined(CONFIG_TARGET_P5040DS) 34e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg 355d898a00SShaohui Xie #endif 362a9fab82SShaohui Xie #endif 37467a40dfSAneesh Bansal #endif 382a9fab82SShaohui Xie 39461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 40292dc6c5SLiu Gang /* Set 1M boot space */ 41461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 42461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 43461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 44292dc6c5SLiu Gang #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 45292dc6c5SLiu Gang #endif 46292dc6c5SLiu Gang 47d1712369SKumar Gala /* High Level Configuration Options */ 48d1712369SKumar Gala #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 49d1712369SKumar Gala #define CONFIG_MP /* support multiple processors */ 50d1712369SKumar Gala 51ed179152SKumar Gala #ifndef CONFIG_SYS_TEXT_BASE 52e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff40000 53ed179152SKumar Gala #endif 54ed179152SKumar Gala 557a577fdaSKumar Gala #ifndef CONFIG_RESET_VECTOR_ADDRESS 567a577fdaSKumar Gala #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 577a577fdaSKumar Gala #endif 587a577fdaSKumar Gala 59d1712369SKumar Gala #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 6051370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 61b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 62b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 63d1712369SKumar Gala #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 64d1712369SKumar Gala #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 65d1712369SKumar Gala 66d1712369SKumar Gala #define CONFIG_ENV_OVERWRITE 67d1712369SKumar Gala 68*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH 69d1712369SKumar Gala #else 70d1712369SKumar Gala #define CONFIG_FLASH_CFI_DRIVER 71d1712369SKumar Gala #define CONFIG_SYS_FLASH_CFI 7280e5c83aSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 73be827c7aSShaohui Xie #endif 74be827c7aSShaohui Xie 75be827c7aSShaohui Xie #if defined(CONFIG_SPIFLASH) 76be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 77be827c7aSShaohui Xie #define CONFIG_ENV_SPI_BUS 0 78be827c7aSShaohui Xie #define CONFIG_ENV_SPI_CS 0 79be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MAX_HZ 10000000 80be827c7aSShaohui Xie #define CONFIG_ENV_SPI_MODE 0 81be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 82be827c7aSShaohui Xie #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 83be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x10000 84be827c7aSShaohui Xie #elif defined(CONFIG_SDCARD) 85be827c7aSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 864394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION 87be827c7aSShaohui Xie #define CONFIG_SYS_MMC_ENV_DEV 0 88be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 89e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1658) 90374a235dSShaohui Xie #elif defined(CONFIG_NAND) 91374a235dSShaohui Xie #define CONFIG_SYS_EXTRA_ENV_RELOC 92374a235dSShaohui Xie #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 93e222b1f3SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 94461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 950a85a9e7SLiu Gang #define CONFIG_ENV_ADDR 0xffe20000 960a85a9e7SLiu Gang #define CONFIG_ENV_SIZE 0x2000 97fd0451e4SLiu Gang #elif defined(CONFIG_ENV_IS_NOWHERE) 98fd0451e4SLiu Gang #define CONFIG_ENV_SIZE 0x2000 99be827c7aSShaohui Xie #else 1002a9fab82SShaohui Xie #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 101be827c7aSShaohui Xie #define CONFIG_ENV_SIZE 0x2000 102be827c7aSShaohui Xie #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 103d1712369SKumar Gala #endif 104d1712369SKumar Gala 105d1712369SKumar Gala #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 106d1712369SKumar Gala 107d1712369SKumar Gala /* 108d1712369SKumar Gala * These can be toggled for performance analysis, otherwise use default. 109d1712369SKumar Gala */ 110d1712369SKumar Gala #define CONFIG_SYS_CACHE_STASHING 111d1712369SKumar Gala #define CONFIG_BACKSIDE_L2_CACHE 112d1712369SKumar Gala #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 113d1712369SKumar Gala #define CONFIG_BTB /* toggle branch predition */ 1148ed20f2cSYork Sun #define CONFIG_DDR_ECC 115d1712369SKumar Gala #ifdef CONFIG_DDR_ECC 116d1712369SKumar Gala #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 117d1712369SKumar Gala #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 118d1712369SKumar Gala #endif 119d1712369SKumar Gala 120d1712369SKumar Gala #define CONFIG_ENABLE_36BIT_PHYS 121d1712369SKumar Gala 122d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 123d1712369SKumar Gala #define CONFIG_ADDR_MAP 124d1712369SKumar Gala #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 125d1712369SKumar Gala #endif 126d1712369SKumar Gala 1274672e1eaSYork Sun #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 128d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 129d1712369SKumar Gala #define CONFIG_SYS_MEMTEST_END 0x00400000 130d1712369SKumar Gala #define CONFIG_SYS_ALT_MEMTEST 131d1712369SKumar Gala 132d1712369SKumar Gala /* 1332a9fab82SShaohui Xie * Config the L3 Cache as L3 SRAM 1342a9fab82SShaohui Xie */ 1352a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 1362a9fab82SShaohui Xie #ifdef CONFIG_PHYS_64BIT 1372a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE) 1382a9fab82SShaohui Xie #else 1392a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR 1402a9fab82SShaohui Xie #endif 1412a9fab82SShaohui Xie #define CONFIG_SYS_L3_SIZE (1024 << 10) 1422a9fab82SShaohui Xie #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 1432a9fab82SShaohui Xie 144d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 145d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR 0xf0000000 146d1712369SKumar Gala #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 147d1712369SKumar Gala #endif 148d1712369SKumar Gala 149d1712369SKumar Gala /* EEPROM */ 150d1712369SKumar Gala #define CONFIG_ID_EEPROM 151d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_NXID 152d1712369SKumar Gala #define CONFIG_SYS_EEPROM_BUS_NUM 0 153d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 154d1712369SKumar Gala #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 155d1712369SKumar Gala 156d1712369SKumar Gala /* 157d1712369SKumar Gala * DDR Setup 158d1712369SKumar Gala */ 159d1712369SKumar Gala #define CONFIG_VERY_BIG_RAM 160d1712369SKumar Gala #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 161d1712369SKumar Gala #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 162d1712369SKumar Gala 163d1712369SKumar Gala #define CONFIG_DIMM_SLOTS_PER_CTLR 1 16490870d98Syork #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 165d1712369SKumar Gala 166d1712369SKumar Gala #define CONFIG_DDR_SPD 167d1712369SKumar Gala 168d1712369SKumar Gala #define CONFIG_SYS_SPD_BUS_NUM 1 169d1712369SKumar Gala #define SPD_EEPROM_ADDRESS1 0x51 170d1712369SKumar Gala #define SPD_EEPROM_ADDRESS2 0x52 171e02aea61SKumar Gala #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 17228a96671SYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 173d1712369SKumar Gala 174d1712369SKumar Gala /* 175d1712369SKumar Gala * Local Bus Definitions 176d1712369SKumar Gala */ 177d1712369SKumar Gala 178d1712369SKumar Gala /* Set the local bus clock 1/8 of platform clock */ 179d1712369SKumar Gala #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 180d1712369SKumar Gala 181d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */ 182d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 183d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull 184d1712369SKumar Gala #else 185d1712369SKumar Gala #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 186d1712369SKumar Gala #endif 187d1712369SKumar Gala 188374a235dSShaohui Xie #define CONFIG_SYS_FLASH_BR_PRELIM \ 1897ee41107STimur Tabi (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \ 190374a235dSShaohui Xie | BR_PS_16 | BR_V) 191374a235dSShaohui Xie #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ 192d1712369SKumar Gala | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) 193d1712369SKumar Gala 194d1712369SKumar Gala #define CONFIG_SYS_BR1_PRELIM \ 195d1712369SKumar Gala (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) 196d1712369SKumar Gala #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7 197d1712369SKumar Gala 198d1712369SKumar Gala #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ 199d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 200d1712369SKumar Gala #define PIXIS_BASE_PHYS 0xfffdf0000ull 201d1712369SKumar Gala #else 202d1712369SKumar Gala #define PIXIS_BASE_PHYS PIXIS_BASE 203d1712369SKumar Gala #endif 204d1712369SKumar Gala 205d1712369SKumar Gala #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) 206d1712369SKumar Gala #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ 207d1712369SKumar Gala 208d1712369SKumar Gala #define PIXIS_LBMAP_SWITCH 7 209d1712369SKumar Gala #define PIXIS_LBMAP_MASK 0xf0 210d1712369SKumar Gala #define PIXIS_LBMAP_SHIFT 4 211d1712369SKumar Gala #define PIXIS_LBMAP_ALTBANK 0x40 212d1712369SKumar Gala 213d1712369SKumar Gala #define CONFIG_SYS_FLASH_QUIET_TEST 214d1712369SKumar Gala #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 215d1712369SKumar Gala 216d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 217d1712369SKumar Gala #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 218d1712369SKumar Gala #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 219d1712369SKumar Gala #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 220d1712369SKumar Gala 22114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 222d1712369SKumar Gala 2232a9fab82SShaohui Xie #if defined(CONFIG_RAMBOOT_PBL) 2242a9fab82SShaohui Xie #define CONFIG_SYS_RAMBOOT 2252a9fab82SShaohui Xie #endif 2262a9fab82SShaohui Xie 227e02aea61SKumar Gala /* Nand Flash */ 228e02aea61SKumar Gala #ifdef CONFIG_NAND_FSL_ELBC 229e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE 0xffa00000 230e02aea61SKumar Gala #ifdef CONFIG_PHYS_64BIT 231e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 232e02aea61SKumar Gala #else 233e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 234e02aea61SKumar Gala #endif 235e02aea61SKumar Gala 236e02aea61SKumar Gala #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 237e02aea61SKumar Gala #define CONFIG_SYS_MAX_NAND_DEVICE 1 238e02aea61SKumar Gala #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 239e02aea61SKumar Gala 240e02aea61SKumar Gala /* NAND flash config */ 241e02aea61SKumar Gala #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 242e02aea61SKumar Gala | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 243e02aea61SKumar Gala | BR_PS_8 /* Port Size = 8 bit */ \ 244e02aea61SKumar Gala | BR_MS_FCM /* MSEL = FCM */ \ 245e02aea61SKumar Gala | BR_V) /* valid */ 246e02aea61SKumar Gala #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ 247e02aea61SKumar Gala | OR_FCM_PGS /* Large Page*/ \ 248e02aea61SKumar Gala | OR_FCM_CSCT \ 249e02aea61SKumar Gala | OR_FCM_CST \ 250e02aea61SKumar Gala | OR_FCM_CHT \ 251e02aea61SKumar Gala | OR_FCM_SCY_1 \ 252e02aea61SKumar Gala | OR_FCM_TRLX \ 253e02aea61SKumar Gala | OR_FCM_EHTR) 254e02aea61SKumar Gala 255374a235dSShaohui Xie #ifdef CONFIG_NAND 256374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 257374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 258374a235dSShaohui Xie #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 259374a235dSShaohui Xie #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 260374a235dSShaohui Xie #else 261374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 262374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 263e02aea61SKumar Gala #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 264e02aea61SKumar Gala #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 265374a235dSShaohui Xie #endif 266374a235dSShaohui Xie #else 267374a235dSShaohui Xie #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ 268374a235dSShaohui Xie #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ 269c6d33901SKumar Gala #endif /* CONFIG_NAND_FSL_ELBC */ 270e02aea61SKumar Gala 271d1712369SKumar Gala #define CONFIG_SYS_FLASH_EMPTY_INFO 272d1712369SKumar Gala #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 273d1712369SKumar Gala #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 274d1712369SKumar Gala 275d1712369SKumar Gala #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 276d1712369SKumar Gala #define CONFIG_MISC_INIT_R 277d1712369SKumar Gala 278d1712369SKumar Gala #define CONFIG_HWCONFIG 279d1712369SKumar Gala 280d1712369SKumar Gala /* define to use L1 as initial stack */ 281d1712369SKumar Gala #define CONFIG_L1_INIT_RAM 282d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_LOCK 283d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 284d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 285d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 286d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 287d1712369SKumar Gala /* The assembler doesn't like typecast */ 288d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 289d1712369SKumar Gala ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 290d1712369SKumar Gala CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 291d1712369SKumar Gala #else 292d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */ 293d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 294d1712369SKumar Gala #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS 295d1712369SKumar Gala #endif 296553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ 297d1712369SKumar Gala 29825ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 299d1712369SKumar Gala #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 300d1712369SKumar Gala 3019307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 302d1712369SKumar Gala #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ 303d1712369SKumar Gala 304d1712369SKumar Gala /* Serial Port - controlled on board with jumper J8 305d1712369SKumar Gala * open - index 2 306d1712369SKumar Gala * shorted - index 1 307d1712369SKumar Gala */ 308d1712369SKumar Gala #define CONFIG_CONS_INDEX 1 309d1712369SKumar Gala #define CONFIG_SYS_NS16550_SERIAL 310d1712369SKumar Gala #define CONFIG_SYS_NS16550_REG_SIZE 1 311d1712369SKumar Gala #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 312d1712369SKumar Gala 313d1712369SKumar Gala #define CONFIG_SYS_BAUDRATE_TABLE \ 314d1712369SKumar Gala {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 315d1712369SKumar Gala 316d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 317d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 318d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 319d1712369SKumar Gala #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 320d1712369SKumar Gala 321d1712369SKumar Gala /* I2C */ 32200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 32300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 32400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 32700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 32800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 32900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 330d1712369SKumar Gala 331d1712369SKumar Gala /* 332d1712369SKumar Gala * RapidIO 333d1712369SKumar Gala */ 334a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 335d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 336a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 337d1712369SKumar Gala #else 338a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 339d1712369SKumar Gala #endif 340a09b9b68SKumar Gala #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 341d1712369SKumar Gala 342a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 343d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 344a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 345d1712369SKumar Gala #else 346a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 347d1712369SKumar Gala #endif 348a09b9b68SKumar Gala #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 349d1712369SKumar Gala 350d1712369SKumar Gala /* 3515ffa88ecSLiu Gang * for slave u-boot IMAGE instored in master memory space, 3525ffa88ecSLiu Gang * PHYS must be aligned based on the SIZE 3535ffa88ecSLiu Gang */ 354e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 355e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 356e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 357e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 3583f1af81bSLiu Gang /* 359ff65f126SLiu Gang * for slave UCODE and ENV instored in master memory space, 3603f1af81bSLiu Gang * PHYS must be aligned based on the SIZE 3613f1af81bSLiu Gang */ 362e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 363b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 364b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 365ff65f126SLiu Gang 3665056c8e0SLiu Gang /* slave core release by master*/ 367b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 368b5f7c873SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3695ffa88ecSLiu Gang 3705ffa88ecSLiu Gang /* 371461632bdSLiu Gang * SRIO_PCIE_BOOT - SLAVE 372292dc6c5SLiu Gang */ 373461632bdSLiu Gang #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 374461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 375461632bdSLiu Gang #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 376461632bdSLiu Gang (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 377292dc6c5SLiu Gang #endif 378292dc6c5SLiu Gang 379292dc6c5SLiu Gang /* 3802dd3095dSShaohui Xie * eSPI - Enhanced SPI 3812dd3095dSShaohui Xie */ 3822dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_SPEED 10000000 3832dd3095dSShaohui Xie #define CONFIG_SF_DEFAULT_MODE 0 3842dd3095dSShaohui Xie 3852dd3095dSShaohui Xie /* 386d1712369SKumar Gala * General PCI 387d1712369SKumar Gala * Memory space is mapped 1-1, but I/O space must start from 0. 388d1712369SKumar Gala */ 389d1712369SKumar Gala 390d1712369SKumar Gala /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 391d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 392d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 393d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 394d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 395d1712369SKumar Gala #else 396d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 397d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 398d1712369SKumar Gala #endif 399d1712369SKumar Gala #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 400d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 401d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 402d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 403d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 404d1712369SKumar Gala #else 405d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 406d1712369SKumar Gala #endif 407d1712369SKumar Gala #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 408d1712369SKumar Gala 409d1712369SKumar Gala /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 410d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 411d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 412d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 413d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 414d1712369SKumar Gala #else 415d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 416d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 417d1712369SKumar Gala #endif 418d1712369SKumar Gala #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 419d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 420d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 421d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 422d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 423d1712369SKumar Gala #else 424d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 425d1712369SKumar Gala #endif 426d1712369SKumar Gala #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 427d1712369SKumar Gala 428d1712369SKumar Gala /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 42902bb4989STrübenbach, Ralf #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 430d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 431d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 432d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 433d1712369SKumar Gala #else 434d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 435d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 436d1712369SKumar Gala #endif 437d1712369SKumar Gala #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 438d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 439d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 440d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 441d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 442d1712369SKumar Gala #else 443d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 444d1712369SKumar Gala #endif 445d1712369SKumar Gala #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 446d1712369SKumar Gala 4471bf8e9fdSKumar Gala /* controller 4, Base address 203000 */ 4481bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 4491bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 4501bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 4511bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 4521bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 4531bf8e9fdSKumar Gala #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 4541bf8e9fdSKumar Gala 455d1712369SKumar Gala /* Qman/Bman */ 45624995d82SHaiying Wang #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 457d1712369SKumar Gala #define CONFIG_SYS_BMAN_NUM_PORTALS 10 458d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 459d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 460d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 461d1712369SKumar Gala #else 462d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE 463d1712369SKumar Gala #endif 464d1712369SKumar Gala #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 4653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 4663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 4673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 4683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 4703fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 4713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 473d1712369SKumar Gala #define CONFIG_SYS_QMAN_NUM_PORTALS 10 474d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 475d1712369SKumar Gala #ifdef CONFIG_PHYS_64BIT 476d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 477d1712369SKumar Gala #else 478d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE 479d1712369SKumar Gala #endif 480d1712369SKumar Gala #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 4813fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 4823fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 4833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 4843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 4863fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 4873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 489d1712369SKumar Gala 490d1712369SKumar Gala #define CONFIG_SYS_DPAA_FMAN 491d1712369SKumar Gala #define CONFIG_SYS_DPAA_PME 492d1712369SKumar Gala /* Default address of microcode for the Linux Fman driver */ 493ffadc441STimur Tabi #if defined(CONFIG_SPIFLASH) 494ffadc441STimur Tabi /* 495ffadc441STimur Tabi * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 496ffadc441STimur Tabi * env, so we got 0x110000. 497ffadc441STimur Tabi */ 498f2717b47STimur Tabi #define CONFIG_SYS_QE_FW_IN_SPIFLASH 499dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 500ffadc441STimur Tabi #elif defined(CONFIG_SDCARD) 501ffadc441STimur Tabi /* 502ffadc441STimur Tabi * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 503e222b1f3SPrabhakar Kushwaha * about 825KB (1650 blocks), Env is stored after the image, and the env size is 504e222b1f3SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 505ffadc441STimur Tabi */ 506f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 507dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 508ffadc441STimur Tabi #elif defined(CONFIG_NAND) 509f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 510dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 511461632bdSLiu Gang #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 512292dc6c5SLiu Gang /* 513292dc6c5SLiu Gang * Slave has no ucode locally, it can fetch this from remote. When implementing 514292dc6c5SLiu Gang * in two corenet boards, slave's ucode could be stored in master's memory 515292dc6c5SLiu Gang * space, the address can be mapped from slave TLB->slave LAW-> 516461632bdSLiu Gang * slave SRIO or PCIE outbound window->master inbound window-> 517461632bdSLiu Gang * master LAW->the ucode address in master's memory space. 518292dc6c5SLiu Gang */ 519292dc6c5SLiu Gang #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 520dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 521d1712369SKumar Gala #else 522f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 523dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 524d1712369SKumar Gala #endif 525f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 526f2717b47STimur Tabi #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 527d1712369SKumar Gala 528d1712369SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 529d1712369SKumar Gala #define CONFIG_FMAN_ENET 5302915609aSAndy Fleming #define CONFIG_PHYLIB_10G 5312915609aSAndy Fleming #define CONFIG_PHY_VITESSE 5322915609aSAndy Fleming #define CONFIG_PHY_TERANETICS 533d1712369SKumar Gala #endif 534d1712369SKumar Gala 535d1712369SKumar Gala #ifdef CONFIG_PCI 536842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 537d1712369SKumar Gala 538d1712369SKumar Gala #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 539d1712369SKumar Gala #endif /* CONFIG_PCI */ 540d1712369SKumar Gala 541d1712369SKumar Gala /* SATA */ 542d1712369SKumar Gala #ifdef CONFIG_FSL_SATA_V2 543d1712369SKumar Gala #define CONFIG_LIBATA 544d1712369SKumar Gala #define CONFIG_FSL_SATA 545d1712369SKumar Gala 546d1712369SKumar Gala #define CONFIG_SYS_SATA_MAX_DEVICE 2 547d1712369SKumar Gala #define CONFIG_SATA1 548d1712369SKumar Gala #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 549d1712369SKumar Gala #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 550d1712369SKumar Gala #define CONFIG_SATA2 551d1712369SKumar Gala #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 552d1712369SKumar Gala #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 553d1712369SKumar Gala 554d1712369SKumar Gala #define CONFIG_LBA48 555d1712369SKumar Gala #endif 556d1712369SKumar Gala 557d1712369SKumar Gala #ifdef CONFIG_FMAN_ENET 558d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c 559d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d 560d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e 561d1712369SKumar Gala #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f 562d1712369SKumar Gala #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 563d1712369SKumar Gala 564d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c 565d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d 566d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e 567d1712369SKumar Gala #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f 568d1712369SKumar Gala #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0 569d1712369SKumar Gala 570d1712369SKumar Gala #define CONFIG_SYS_TBIPA_VALUE 8 571d1712369SKumar Gala #define CONFIG_MII /* MII PHY management */ 572d1712369SKumar Gala #define CONFIG_ETHPRIME "FM1@DTSEC1" 573d1712369SKumar Gala #endif 574d1712369SKumar Gala 575d1712369SKumar Gala /* 576d1712369SKumar Gala * Environment 577d1712369SKumar Gala */ 578d1712369SKumar Gala #define CONFIG_LOADS_ECHO /* echo on for serial download */ 579d1712369SKumar Gala #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 580d1712369SKumar Gala 581d1712369SKumar Gala /* 582d1712369SKumar Gala * USB 583d1712369SKumar Gala */ 5843d7506faSramneek mehresh #define CONFIG_HAS_FSL_DR_USB 5853d7506faSramneek mehresh #define CONFIG_HAS_FSL_MPH_USB 5863d7506faSramneek mehresh 5873d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) 588d1712369SKumar Gala #define CONFIG_USB_EHCI_FSL 589d1712369SKumar Gala #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 5903d7506faSramneek mehresh #endif 591d1712369SKumar Gala 592d1712369SKumar Gala #ifdef CONFIG_MMC 593d1712369SKumar Gala #define CONFIG_FSL_ESDHC 594d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 595d1712369SKumar Gala #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 596d1712369SKumar Gala #endif 597d1712369SKumar Gala 598d1712369SKumar Gala /* 599d1712369SKumar Gala * Miscellaneous configurable options 600d1712369SKumar Gala */ 601d1712369SKumar Gala #define CONFIG_SYS_LONGHELP /* undef to save memory */ 602d1712369SKumar Gala #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 603d1712369SKumar Gala #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 604d1712369SKumar Gala #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 605d1712369SKumar Gala 606d1712369SKumar Gala /* 607d1712369SKumar Gala * For booting Linux, the board info and command line data 608a832ac41SKumar Gala * have to be in the first 64 MB of memory, since this is 609d1712369SKumar Gala * the maximum mapped by the Linux kernel during initialization. 610d1712369SKumar Gala */ 611a832ac41SKumar Gala #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ 612a832ac41SKumar Gala #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 613d1712369SKumar Gala 614d1712369SKumar Gala #ifdef CONFIG_CMD_KGDB 615d1712369SKumar Gala #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 616d1712369SKumar Gala #endif 617d1712369SKumar Gala 618d1712369SKumar Gala /* 619d1712369SKumar Gala * Environment Configuration 620d1712369SKumar Gala */ 6218b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/opt/nfsroot" 622b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 623d1712369SKumar Gala #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 624d1712369SKumar Gala 625d1712369SKumar Gala /* default location for tftp and bootm */ 626d1712369SKumar Gala #define CONFIG_LOADADDR 1000000 627d1712369SKumar Gala 628529fb062SYork Sun #ifdef CONFIG_TARGET_P4080DS 62968d4230cSRamneek Mehresh #define __USB_PHY_TYPE ulpi 63068d4230cSRamneek Mehresh #else 63168d4230cSRamneek Mehresh #define __USB_PHY_TYPE utmi 63268d4230cSRamneek Mehresh #endif 63368d4230cSRamneek Mehresh 634d1712369SKumar Gala #define CONFIG_EXTRA_ENV_SETTINGS \ 635c2b3b640SEmil Medve "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 63668d4230cSRamneek Mehresh "bank_intlv=cs0_cs1;" \ 63755964bb6Sramneek mehresh "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 63855964bb6Sramneek mehresh "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 639d1712369SKumar Gala "netdev=eth0\0" \ 6405368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6415368c55dSMarek Vasut "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 642c2b3b640SEmil Medve "tftpflash=tftpboot $loadaddr $uboot && " \ 643c2b3b640SEmil Medve "protect off $ubootaddr +$filesize && " \ 644c2b3b640SEmil Medve "erase $ubootaddr +$filesize && " \ 645c2b3b640SEmil Medve "cp.b $loadaddr $ubootaddr $filesize && " \ 646c2b3b640SEmil Medve "protect on $ubootaddr +$filesize && " \ 647c2b3b640SEmil Medve "cmp.b $loadaddr $ubootaddr $filesize\0" \ 648d1712369SKumar Gala "consoledev=ttyS0\0" \ 649d1712369SKumar Gala "ramdiskaddr=2000000\0" \ 650d1712369SKumar Gala "ramdiskfile=p4080ds/ramdisk.uboot\0" \ 651b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 652d1712369SKumar Gala "fdtfile=p4080ds/p4080ds.dtb\0" \ 6533246584dSKim Phillips "bdev=sda3\0" 654d1712369SKumar Gala 655d1712369SKumar Gala #define CONFIG_HDBOOT \ 656d1712369SKumar Gala "setenv bootargs root=/dev/$bdev rw " \ 657d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 658d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 659d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 660d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 661d1712369SKumar Gala 662d1712369SKumar Gala #define CONFIG_NFSBOOTCOMMAND \ 663d1712369SKumar Gala "setenv bootargs root=/dev/nfs rw " \ 664d1712369SKumar Gala "nfsroot=$serverip:$rootpath " \ 665d1712369SKumar Gala "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 666d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 667d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 668d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 669d1712369SKumar Gala "bootm $loadaddr - $fdtaddr" 670d1712369SKumar Gala 671d1712369SKumar Gala #define CONFIG_RAMBOOTCOMMAND \ 672d1712369SKumar Gala "setenv bootargs root=/dev/ram rw " \ 673d1712369SKumar Gala "console=$consoledev,$baudrate $othbootargs;" \ 674d1712369SKumar Gala "tftp $ramdiskaddr $ramdiskfile;" \ 675d1712369SKumar Gala "tftp $loadaddr $bootfile;" \ 676d1712369SKumar Gala "tftp $fdtaddr $fdtfile;" \ 677d1712369SKumar Gala "bootm $loadaddr $ramdiskaddr $fdtaddr" 678d1712369SKumar Gala 679d1712369SKumar Gala #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT 680d1712369SKumar Gala 6817065b7d4SRuchika Gupta #include <asm/fsl_secure_boot.h> 6827065b7d4SRuchika Gupta 683d1712369SKumar Gala #endif /* __CONFIG_H */ 684