xref: /rk3399_rockchip-uboot/include/configs/cobra5272.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
1a562e1bdSwdenk /*
2a562e1bdSwdenk  * Configuation settings for the Sentec Cobra Board.
3a562e1bdSwdenk  *
4a562e1bdSwdenk  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5a562e1bdSwdenk  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7a562e1bdSwdenk  */
8a562e1bdSwdenk 
9a562e1bdSwdenk /* ---
10a187559eSBin Meng  * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board
11a562e1bdSwdenk  * Date: 2004-03-29
12a562e1bdSwdenk  * Author: Florian Schlote
13a562e1bdSwdenk  *
14a562e1bdSwdenk  * For a description of configuration options please refer also to the
15a562e1bdSwdenk  * general u-boot-1.x.x/README file
16a562e1bdSwdenk  * ---
17a562e1bdSwdenk  */
18a562e1bdSwdenk 
19a562e1bdSwdenk /* ---
20a562e1bdSwdenk  * board/config.h - configuration options, board specific
21a562e1bdSwdenk  * ---
22a562e1bdSwdenk  */
23a562e1bdSwdenk 
24a562e1bdSwdenk #ifndef _CONFIG_COBRA5272_H
25a562e1bdSwdenk #define _CONFIG_COBRA5272_H
26a562e1bdSwdenk 
27a562e1bdSwdenk /* ---
28a562e1bdSwdenk  * Defines processor clock - important for correct timings concerning serial
29a562e1bdSwdenk  * interface etc.
30a562e1bdSwdenk  * ---
31a562e1bdSwdenk  */
32a562e1bdSwdenk 
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			66000000
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		16		/* SDRAM size in MB */
35a562e1bdSwdenk 
36a562e1bdSwdenk /* ---
37a562e1bdSwdenk  * Enable use of Ethernet
38a562e1bdSwdenk  * ---
39a562e1bdSwdenk  */
406706424dSTsiChungLiew #define CONFIG_MCFFEC
41a562e1bdSwdenk 
426706424dSTsiChungLiew /* Enable Dma Timer */
436706424dSTsiChungLiew #define CONFIG_MCFTMR
44a562e1bdSwdenk 
45a562e1bdSwdenk /* ---
46a562e1bdSwdenk  * Define baudrate for UART1 (console output, tftp, ...)
47a562e1bdSwdenk  * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command
49a562e1bdSwdenk  * interface
50a562e1bdSwdenk  * ---
51a562e1bdSwdenk  */
52a562e1bdSwdenk 
536706424dSTsiChungLiew #define CONFIG_MCFUART
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
55a562e1bdSwdenk 
56a562e1bdSwdenk /* ---
57a562e1bdSwdenk  * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change
58a562e1bdSwdenk  * timeout acc. to your needs
59a562e1bdSwdenk  * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000
60a562e1bdSwdenk  * for 10 sec
61a562e1bdSwdenk  * ---
62a562e1bdSwdenk  */
63a562e1bdSwdenk 
64a562e1bdSwdenk #if 0
65a562e1bdSwdenk #define CONFIG_WATCHDOG
66a562e1bdSwdenk #define CONFIG_WATCHDOG_TIMEOUT 10000	/* timeout in milliseconds */
67a562e1bdSwdenk #endif
68a562e1bdSwdenk 
69a562e1bdSwdenk /* ---
70a562e1bdSwdenk  * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different
71a562e1bdSwdenk  * bootloader residing in flash ('chainloading'); if you want to use
72a562e1bdSwdenk  * chainloading or want to compile a u-boot binary that can be loaded into
73a562e1bdSwdenk  * RAM via BDM set
74a562e1bdSwdenk  *	"#if 0" to "#if 1"
75a562e1bdSwdenk  * You will need a first stage bootloader then, e. g. colilo or a working BDM
76a562e1bdSwdenk  * cable (Background Debug Mode)
77a562e1bdSwdenk  *
78a562e1bdSwdenk  * Setting #if 0: u-boot will start from flash and relocate itself to RAM
79a562e1bdSwdenk  *
8014d0a02aSWolfgang Denk  * Please do not forget to modify the setting of CONFIG_SYS_TEXT_BASE
81a562e1bdSwdenk  * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000)
82a562e1bdSwdenk  *
83a562e1bdSwdenk  * ---
84a562e1bdSwdenk  */
85a562e1bdSwdenk 
86a562e1bdSwdenk #if 0
87a562e1bdSwdenk #define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */
88a562e1bdSwdenk #endif
89a562e1bdSwdenk 
90a562e1bdSwdenk /* ---
91a562e1bdSwdenk  * Configuration for environment
92a562e1bdSwdenk  * Environment is embedded in u-boot in the second sector of the flash
93a562e1bdSwdenk  * ---
94a562e1bdSwdenk  */
95a562e1bdSwdenk 
96a562e1bdSwdenk #ifndef CONFIG_MONITOR_IS_IN_RAM
970e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
980e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
99a562e1bdSwdenk #else
1000e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xffe04000
1010e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
102a562e1bdSwdenk #endif
103a562e1bdSwdenk 
1045296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
1055296cb1dSangelo@sysam.it 	. = DEFINED(env_offset) ? env_offset : .; \
106*0649cd0dSSimon Glass 	env/embedded.o(.text);
10737e4f24bSJon Loeliger 
10837e4f24bSJon Loeliger /*
10980ff4f99SJon Loeliger  * BOOTP options
11080ff4f99SJon Loeliger  */
11180ff4f99SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
11280ff4f99SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
11380ff4f99SJon Loeliger #define CONFIG_BOOTP_GATEWAY
11480ff4f99SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
11580ff4f99SJon Loeliger 
11680ff4f99SJon Loeliger /*
11737e4f24bSJon Loeliger  * Command line configuration.
118a562e1bdSwdenk  */
119a562e1bdSwdenk 
1206706424dSTsiChungLiew #ifdef CONFIG_MCFFEC
1216706424dSTsiChungLiew #	define CONFIG_MII		1
1220f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1266706424dSTsiChungLiew 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
1296706424dSTsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
1326706424dSTsiChungLiew #		define FECDUPLEX	FULL
1336706424dSTsiChungLiew #		define FECSPEED		_100BASET
1346706424dSTsiChungLiew #	else
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1376706424dSTsiChungLiew #		endif
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
1396706424dSTsiChungLiew #endif
140a562e1bdSwdenk 
141a562e1bdSwdenk /*
142a562e1bdSwdenk  *-----------------------------------------------------------------------------
143a562e1bdSwdenk  * Define user parameters that have to be customized most likely
144a562e1bdSwdenk  *-----------------------------------------------------------------------------
145a562e1bdSwdenk  */
146a562e1bdSwdenk 
147a562e1bdSwdenk /*AUTOBOOT settings - booting images automatically by u-boot after power on*/
148a562e1bdSwdenk 
149a562e1bdSwdenk /* The following settings will be contained in the environment block ; if you
150a562e1bdSwdenk want to use a neutral environment all those settings can be manually set in
151a562e1bdSwdenk u-boot: 'set' command */
152a562e1bdSwdenk 
153a562e1bdSwdenk #if 0
154a562e1bdSwdenk 
155a562e1bdSwdenk #define CONFIG_BOOTCOMMAND	"bootm 0xffe80000"	/*Autoboto command, please
156a562e1bdSwdenk enter a valid image address in flash */
157a562e1bdSwdenk 
158a562e1bdSwdenk /* User network settings */
159a562e1bdSwdenk 
160a562e1bdSwdenk #define CONFIG_IPADDR 192.168.100.2		/* default board IP address */
161a562e1bdSwdenk #define CONFIG_SERVERIP 192.168.100.1	/* default tftp server IP address */
162a562e1bdSwdenk 
163a562e1bdSwdenk #endif
164a562e1bdSwdenk 
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x20000		/*Defines default RAM address
166a562e1bdSwdenk from which user programs will be started */
167a562e1bdSwdenk 
168a562e1bdSwdenk /*---*/
169a562e1bdSwdenk 
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP				/* undef to save memory		*/
171a562e1bdSwdenk 
172a562e1bdSwdenk /*
173a562e1bdSwdenk  *-----------------------------------------------------------------------------
174a562e1bdSwdenk  * End of user parameters to be customized
175a562e1bdSwdenk  *-----------------------------------------------------------------------------
176a562e1bdSwdenk  */
177a562e1bdSwdenk 
178a562e1bdSwdenk /* ---
179a562e1bdSwdenk  * Defines memory range for test
180a562e1bdSwdenk  * ---
181a562e1bdSwdenk  */
182a562e1bdSwdenk 
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
185a562e1bdSwdenk 
186a562e1bdSwdenk /* ---
187a562e1bdSwdenk  * Low Level Configuration Settings
188a562e1bdSwdenk  * (address mappings, register initial values, etc.)
189a562e1bdSwdenk  * You should know what you are doing if you make changes here.
190a562e1bdSwdenk  * ---
191a562e1bdSwdenk  */
192a562e1bdSwdenk 
193a562e1bdSwdenk /* ---
194a562e1bdSwdenk  * Base register address
195a562e1bdSwdenk  * ---
196a562e1bdSwdenk  */
197a562e1bdSwdenk 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
199a562e1bdSwdenk 
200a562e1bdSwdenk /* ---
201a562e1bdSwdenk  * System Conf. Reg. & System Protection Reg.
202a562e1bdSwdenk  * ---
203a562e1bdSwdenk  */
204a562e1bdSwdenk 
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCR			0x0003
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPR			0xffff
207a562e1bdSwdenk 
208a562e1bdSwdenk /* ---
209a562e1bdSwdenk  * Ethernet settings
210a562e1bdSwdenk  * ---
211a562e1bdSwdenk  */
212a562e1bdSwdenk 
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DISCOVER_PHY
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ENET_BD_BASE	0x780000
215a562e1bdSwdenk 
216a562e1bdSwdenk /*-----------------------------------------------------------------------
217a562e1bdSwdenk  * Definitions for initial stack pointer and data area (in internal SRAM)
218a562e1bdSwdenk  */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
220553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM	*/
22125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
223a562e1bdSwdenk 
224a562e1bdSwdenk /*-----------------------------------------------------------------------
225a562e1bdSwdenk  * Start addresses for the final memory configuration
226a562e1bdSwdenk  * (Set up by the startup code)
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
228a562e1bdSwdenk  */
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
230a562e1bdSwdenk 
231a562e1bdSwdenk /*
232a562e1bdSwdenk  *-------------------------------------------------------------------------
233a562e1bdSwdenk  * RAM SIZE (is defined above)
234a562e1bdSwdenk  *-----------------------------------------------------------------------
235a562e1bdSwdenk  */
236a562e1bdSwdenk 
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_SYS_SDRAM_SIZE		16 */
238a562e1bdSwdenk 
239a562e1bdSwdenk /*
240a562e1bdSwdenk  *-----------------------------------------------------------------------
241a562e1bdSwdenk  */
242a562e1bdSwdenk 
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xffe00000
244a562e1bdSwdenk 
245a562e1bdSwdenk #ifdef	CONFIG_MONITOR_IS_IN_RAM
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	0x20000
247a562e1bdSwdenk #else
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
249a562e1bdSwdenk #endif
250a562e1bdSwdenk 
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x20000
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
254a562e1bdSwdenk 
255a562e1bdSwdenk /*
256a562e1bdSwdenk  * For booting Linux, the board info and command line data
257a562e1bdSwdenk  * have to be in the first 8 MB of memory, since this is
258a562e1bdSwdenk  * the maximum mapped by the Linux kernel during initialization ??
259a562e1bdSwdenk  */
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */
261a562e1bdSwdenk 
262a562e1bdSwdenk /*-----------------------------------------------------------------------
263a562e1bdSwdenk  * FLASH organization
264a562e1bdSwdenk  */
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	11	/* max number of sectors on one chip	*/
2676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	1000	/* flash timeout */
268a562e1bdSwdenk 
269a562e1bdSwdenk /*-----------------------------------------------------------------------
270a562e1bdSwdenk  * Cache Configuration
271a562e1bdSwdenk  */
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
273a562e1bdSwdenk 
274dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
275553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
276dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
277553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
278dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
279dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
280dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
281dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
282dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
283dd9f054eSTsiChung Liew 					 CF_CACR_DISD | CF_CACR_INVI | \
284dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DCM | \
285dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
286dd9f054eSTsiChung Liew 
287a562e1bdSwdenk /*-----------------------------------------------------------------------
288a562e1bdSwdenk  * Memory bank definitions
289a562e1bdSwdenk  *
290a562e1bdSwdenk  * Please refer also to Motorola Coldfire user manual - Chapter XXX
291a562e1bdSwdenk  * <http://e-www.motorola.com/files/dsp/doc/ref_manual/MCF5272UM.pdf>
292a562e1bdSwdenk  */
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xFFE00201
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xFFE00014
295a562e1bdSwdenk 
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0
298a562e1bdSwdenk 
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0
301a562e1bdSwdenk 
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0
304a562e1bdSwdenk 
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM		0
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0
307a562e1bdSwdenk 
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0
310a562e1bdSwdenk 
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0
3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM		0
313a562e1bdSwdenk 
3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM		0x00000701
3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM		0xFF00007C
316a562e1bdSwdenk 
317a562e1bdSwdenk /*-----------------------------------------------------------------------
318a562e1bdSwdenk  * LED config
319a562e1bdSwdenk  */
320a562e1bdSwdenk #define	LED_STAT_0	0xffff /*all LEDs off*/
321a562e1bdSwdenk #define	LED_STAT_1	0xfffe
322a562e1bdSwdenk #define	LED_STAT_2	0xfffd
323a562e1bdSwdenk #define	LED_STAT_3	0xfffb
324a562e1bdSwdenk #define	LED_STAT_4	0xfff7
325a562e1bdSwdenk #define	LED_STAT_5	0xffef
326a562e1bdSwdenk #define	LED_STAT_6	0xffdf
327a562e1bdSwdenk #define	LED_STAT_7	0xff00 /*all LEDs on*/
328a562e1bdSwdenk 
329a562e1bdSwdenk /*-----------------------------------------------------------------------
330a562e1bdSwdenk  * Port configuration (GPIO)
331a562e1bdSwdenk  */
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PACNT		0x00000000		/* PortA control reg.: All pins are external
333a562e1bdSwdenk GPIO*/
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADDR		0x00FF			/* PortA direction reg.: PA7 to PA0 are outputs
335a562e1bdSwdenk (1^=output, 0^=input) */
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADAT		LED_STAT_0		/* PortA value reg.: Turn all LED off */
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBCNT		0x55554155		/* PortB control reg.: Ethernet/UART
338a562e1bdSwdenk configuration */
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDDR		0x0000			/* PortB direction: All pins configured as inputs */
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDAT		0x0000			/* PortB value reg. */
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PDCNT		0x00000000		/* PortD control reg. */
342a562e1bdSwdenk 
343a562e1bdSwdenk #endif	/* _CONFIG_COBRA5272_H */
344