xref: /rk3399_rockchip-uboot/include/configs/cm_t35.h (revision 64d6ac5bc4a9bf8839e516959b35150ac8a0eb84)
1 /*
2  * (C) Copyright 2011 CompuLab, Ltd.
3  * Mike Rapoport <mike@compulab.co.il>
4  * Igor Grinberg <grinberg@compulab.co.il>
5  *
6  * Based on omap3_beagle.h
7  * (C) Copyright 2006-2008
8  * Texas Instruments.
9  * Richard Woodruff <r-woodruff2@ti.com>
10  * Syed Mohammed Khasim <x0khasim@ti.com>
11  *
12  * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
13  *
14  * SPDX-License-Identifier:	GPL-2.0+
15  */
16 
17 #ifndef __CONFIG_H
18 #define __CONFIG_H
19 
20 #define CONFIG_SYS_CACHELINE_SIZE	64
21 
22 /*
23  * High Level Configuration Options
24  */
25 #define CONFIG_CM_T3X	/* working with CM-T35 and CM-T3730 */
26 
27 #define CONFIG_SDRC	/* The chip has SDRC controller */
28 
29 #include <asm/arch/cpu.h>		/* get chip and board defs */
30 #include <asm/arch/omap.h>
31 
32 /* Clock Defines */
33 #define V_OSCK			26000000	/* Clock output from T2 */
34 #define V_SCLK			(V_OSCK >> 1)
35 
36 #define CONFIG_MISC_INIT_R
37 
38 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
39 #define CONFIG_SETUP_MEMORY_TAGS
40 #define CONFIG_INITRD_TAG
41 #define CONFIG_REVISION_TAG
42 #define CONFIG_SERIAL_TAG
43 
44 /*
45  * Size of malloc() pool
46  */
47 #define CONFIG_ENV_SIZE		(16 << 10)	/* 16 KiB */
48 					/* Sector */
49 #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
50 
51 /*
52  * Hardware drivers
53  */
54 
55 /*
56  * NS16550 Configuration
57  */
58 #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
59 
60 #define CONFIG_SYS_NS16550_SERIAL
61 #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
62 #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
63 
64 /*
65  * select serial console configuration
66  */
67 #define CONFIG_CONS_INDEX		3
68 #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
69 #define CONFIG_SERIAL3			3	/* UART3 */
70 
71 /* allow to overwrite serial and ethaddr */
72 #define CONFIG_ENV_OVERWRITE
73 #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
74 					115200}
75 
76 /* USB */
77 #define CONFIG_USB_OMAP3
78 #define CONFIG_USB_EHCI_OMAP
79 #define CONFIG_USB_MUSB_UDC
80 #define CONFIG_TWL4030_USB
81 
82 /* USB device configuration */
83 #define CONFIG_USB_DEVICE
84 #define CONFIG_USB_TTY
85 
86 /* commands to include */
87 #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
88 #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
89 #define CONFIG_MTD_PARTITIONS
90 #define MTDIDS_DEFAULT		"nand0=nand"
91 #define MTDPARTS_DEFAULT	"mtdparts=nand:512k(x-loader),"\
92 				"1920k(u-boot),256k(u-boot-env),"\
93 				"4m(kernel),-(fs)"
94 
95 #define CONFIG_CMD_NAND		/* NAND support			*/
96 
97 #define CONFIG_SYS_I2C
98 #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
99 #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
100 #define CONFIG_SYS_I2C_OMAP34XX
101 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50
102 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
103 #define CONFIG_SYS_I2C_EEPROM_BUS	0
104 #define CONFIG_I2C_MULTI_BUS
105 
106 /*
107  * TWL4030
108  */
109 #define CONFIG_TWL4030_LED
110 
111 /*
112  * Board NAND Info.
113  */
114 #define CONFIG_NAND_OMAP_GPMC
115 #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
116 							/* to access nand */
117 #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
118 							/* to access nand at */
119 							/* CS0 */
120 #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
121 							/* devices */
122 
123 /* Environment information */
124 #define CONFIG_EXTRA_ENV_SETTINGS \
125 	"loadaddr=0x82000000\0" \
126 	"usbtty=cdc_acm\0" \
127 	"console=ttyO2,115200n8\0" \
128 	"mpurate=500\0" \
129 	"vram=12M\0" \
130 	"dvimode=1024x768MR-16@60\0" \
131 	"defaultdisplay=dvi\0" \
132 	"mmcdev=0\0" \
133 	"mmcroot=/dev/mmcblk0p2 rw\0" \
134 	"mmcrootfstype=ext4 rootwait\0" \
135 	"nandroot=/dev/mtdblock4 rw\0" \
136 	"nandrootfstype=ubifs\0" \
137 	"mmcargs=setenv bootargs console=${console} " \
138 		"mpurate=${mpurate} " \
139 		"vram=${vram} " \
140 		"omapfb.mode=dvi:${dvimode} " \
141 		"omapdss.def_disp=${defaultdisplay} " \
142 		"root=${mmcroot} " \
143 		"rootfstype=${mmcrootfstype}\0" \
144 	"nandargs=setenv bootargs console=${console} " \
145 		"mpurate=${mpurate} " \
146 		"vram=${vram} " \
147 		"omapfb.mode=dvi:${dvimode} " \
148 		"omapdss.def_disp=${defaultdisplay} " \
149 		"root=${nandroot} " \
150 		"rootfstype=${nandrootfstype}\0" \
151 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
152 	"bootscript=echo Running bootscript from mmc ...; " \
153 		"source ${loadaddr}\0" \
154 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
155 	"mmcboot=echo Booting from mmc ...; " \
156 		"run mmcargs; " \
157 		"bootm ${loadaddr}\0" \
158 	"nandboot=echo Booting from nand ...; " \
159 		"run nandargs; " \
160 		"nand read ${loadaddr} 2a0000 400000; " \
161 		"bootm ${loadaddr}\0" \
162 
163 #define CONFIG_BOOTCOMMAND \
164 	"mmc dev ${mmcdev}; if mmc rescan; then " \
165 		"if run loadbootscript; then " \
166 			"run bootscript; " \
167 		"else " \
168 			"if run loaduimage; then " \
169 				"run mmcboot; " \
170 			"else run nandboot; " \
171 			"fi; " \
172 		"fi; " \
173 	"else run nandboot; fi"
174 
175 /*
176  * Miscellaneous configurable options
177  */
178 #define CONFIG_AUTO_COMPLETE
179 #define CONFIG_CMDLINE_EDITING
180 #define CONFIG_TIMESTAMP
181 #define CONFIG_SYS_AUTOLOAD		"no"
182 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
183 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
184 /* Print Buffer Size */
185 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
186 					sizeof(CONFIG_SYS_PROMPT) + 16)
187 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
188 /* Boot Argument Buffer Size */
189 #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
190 
191 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
192 								/* works on */
193 #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
194 					0x01F00000) /* 31MB */
195 
196 #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
197 							/* load address */
198 
199 /*
200  * OMAP3 has 12 GP timers, they can be driven by the system clock
201  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
202  * This rate is divided by a local divisor.
203  */
204 #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
205 #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
206 
207 /*-----------------------------------------------------------------------
208  * Physical Memory Map
209  */
210 #define CONFIG_NR_DRAM_BANKS	1	/* CS1 is never populated */
211 #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
212 
213 /*-----------------------------------------------------------------------
214  * FLASH and environment organization
215  */
216 
217 /* **** PISMO SUPPORT *** */
218 /* Monitor at start of flash */
219 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
220 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
221 
222 #define CONFIG_ENV_IS_IN_NAND
223 #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
224 #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
225 #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
226 
227 #if defined(CONFIG_CMD_NET)
228 #define CONFIG_SMC911X
229 #define CONFIG_SMC911X_32_BIT
230 #define CM_T3X_SMC911X_BASE	0x2C000000
231 #define SB_T35_SMC911X_BASE	(CM_T3X_SMC911X_BASE + (16 << 20))
232 #define CONFIG_SMC911X_BASE	CM_T3X_SMC911X_BASE
233 #endif /* (CONFIG_CMD_NET) */
234 
235 /* additions for new relocation code, must be added to all boards */
236 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
237 #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
238 #define CONFIG_SYS_INIT_RAM_SIZE	0x800
239 #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR +	\
240 					 CONFIG_SYS_INIT_RAM_SIZE -	\
241 					 GENERATED_GBL_DATA_SIZE)
242 
243 /* Status LED */
244 #define GREEN_LED_GPIO			186 /* CM-T35 Green LED is GPIO186 */
245 
246 #define CONFIG_SPLASHIMAGE_GUARD
247 
248 /* Display Configuration */
249 #define CONFIG_VIDEO_OMAP3
250 #define LCD_BPP		LCD_COLOR16
251 
252 #define CONFIG_SPLASH_SCREEN
253 #define CONFIG_SPLASH_SOURCE
254 #define CONFIG_BMP_16BPP
255 #define CONFIG_SCF0403_LCD
256 
257 #define CONFIG_OMAP3_SPI
258 
259 /* Defines for SPL */
260 #define CONFIG_SPL_FRAMEWORK
261 #define CONFIG_SPL_NAND_SIMPLE
262 
263 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
264 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
265 
266 #define CONFIG_SPL_BOARD_INIT
267 #define CONFIG_SPL_NAND_BASE
268 #define CONFIG_SPL_NAND_DRIVERS
269 #define CONFIG_SPL_NAND_ECC
270 #define CONFIG_SPL_OMAP3_ID_NAND
271 #define CONFIG_SPL_LDSCRIPT		"arch/arm/mach-omap2/u-boot-spl.lds"
272 
273 /* NAND boot config */
274 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
275 #define CONFIG_SYS_NAND_PAGE_COUNT	64
276 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
277 #define CONFIG_SYS_NAND_OOBSIZE		64
278 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
279 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
280 /*
281  * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
282  * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
283  */
284 #define CONFIG_SYS_NAND_ECCPOS		{ 1, 2, 3, 4, 5, 6, 7, 8, 9, \
285 					 10, 11, 12 }
286 #define CONFIG_SYS_NAND_ECCSIZE		512
287 #define CONFIG_SYS_NAND_ECCBYTES	3
288 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
289 
290 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
291 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
292 
293 #define CONFIG_SPL_TEXT_BASE		0x40200800
294 #define CONFIG_SPL_MAX_SIZE		(SRAM_SCRATCH_SPACE_ADDR - \
295 					 CONFIG_SPL_TEXT_BASE)
296 
297 /*
298  * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
299  * older x-loader implementations. And move the BSS area so that it
300  * doesn't overlap with TEXT_BASE.
301  */
302 #define CONFIG_SYS_TEXT_BASE		0x80008000
303 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
304 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
305 
306 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
307 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
308 
309 /* EEPROM */
310 #define CONFIG_CMD_EEPROM
311 #define CONFIG_ENV_EEPROM_IS_ON_I2C
312 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
313 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
314 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
315 #define CONFIG_SYS_EEPROM_SIZE			256
316 
317 #define CONFIG_CMD_EEPROM_LAYOUT
318 #define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"
319 
320 #endif /* __CONFIG_H */
321